1/* 2 * Copyright 2006 Dave Airlie <airlied@linux.ie> 3 * Copyright © 2006-2007 Intel Corporation 4 * 5 * Permission is hereby granted, free of charge, to any person obtaining a 6 * copy of this software and associated documentation files (the "Software"), 7 * to deal in the Software without restriction, including without limitation 8 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9 * and/or sell copies of the Software, and to permit persons to whom the 10 * Software is furnished to do so, subject to the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the next 13 * paragraph) shall be included in all copies or substantial portions of the 14 * Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 22 * DEALINGS IN THE SOFTWARE. 23 * 24 * Authors: 25 * Eric Anholt <eric@anholt.net> 26 */ 27#include <linux/i2c.h> 28#include <linux/slab.h> 29#include <drm/drmP.h> 30#include <drm/drm_crtc.h> 31#include "intel_drv.h" 32#include <drm/i915_drm.h> 33#include "i915_drv.h" 34#include "dvo.h" 35 36#define SIL164_ADDR 0x38 37#define CH7xxx_ADDR 0x76 38#define TFP410_ADDR 0x38 39#define NS2501_ADDR 0x38 40 41static const struct intel_dvo_device intel_dvo_devices[] = { 42 { 43 .type = INTEL_DVO_CHIP_TMDS, 44 .name = "sil164", 45 .dvo_reg = DVOC, 46 .slave_addr = SIL164_ADDR, 47 .dev_ops = &sil164_ops, 48 }, 49 { 50 .type = INTEL_DVO_CHIP_TMDS, 51 .name = "ch7xxx", 52 .dvo_reg = DVOC, 53 .slave_addr = CH7xxx_ADDR, 54 .dev_ops = &ch7xxx_ops, 55 }, 56 { 57 .type = INTEL_DVO_CHIP_TMDS, 58 .name = "ch7xxx", 59 .dvo_reg = DVOC, 60 .slave_addr = 0x75, /* For some ch7010 */ 61 .dev_ops = &ch7xxx_ops, 62 }, 63 { 64 .type = INTEL_DVO_CHIP_LVDS, 65 .name = "ivch", 66 .dvo_reg = DVOA, 67 .slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */ 68 .dev_ops = &ivch_ops, 69 }, 70 { 71 .type = INTEL_DVO_CHIP_TMDS, 72 .name = "tfp410", 73 .dvo_reg = DVOC, 74 .slave_addr = TFP410_ADDR, 75 .dev_ops = &tfp410_ops, 76 }, 77 { 78 .type = INTEL_DVO_CHIP_LVDS, 79 .name = "ch7017", 80 .dvo_reg = DVOC, 81 .slave_addr = 0x75, 82 .gpio = GMBUS_PORT_DPB, 83 .dev_ops = &ch7017_ops, 84 }, 85 { 86 .type = INTEL_DVO_CHIP_TMDS, 87 .name = "ns2501", 88 .dvo_reg = DVOB, 89 .slave_addr = NS2501_ADDR, 90 .dev_ops = &ns2501_ops, 91 } 92}; 93 94struct intel_dvo { 95 struct intel_encoder base; 96 97 struct intel_dvo_device dev; 98 99 struct drm_display_mode *panel_fixed_mode; 100 bool panel_wants_dither; 101}; 102 103static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder) 104{ 105 return container_of(encoder, struct intel_dvo, base); 106} 107 108static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector) 109{ 110 return enc_to_dvo(intel_attached_encoder(connector)); 111} 112 113static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector) 114{ 115 struct drm_device *dev = connector->base.dev; 116 struct drm_i915_private *dev_priv = dev->dev_private; 117 struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base); 118 u32 tmp; 119 120 tmp = I915_READ(intel_dvo->dev.dvo_reg); 121 122 if (!(tmp & DVO_ENABLE)) 123 return false; 124 125 return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev); 126} 127 128static bool intel_dvo_get_hw_state(struct intel_encoder *encoder, 129 enum pipe *pipe) 130{ 131 struct drm_device *dev = encoder->base.dev; 132 struct drm_i915_private *dev_priv = dev->dev_private; 133 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 134 u32 tmp; 135 136 tmp = I915_READ(intel_dvo->dev.dvo_reg); 137 138 if (!(tmp & DVO_ENABLE)) 139 return false; 140 141 *pipe = PORT_TO_PIPE(tmp); 142 143 return true; 144} 145 146static void intel_dvo_get_config(struct intel_encoder *encoder, 147 struct intel_crtc_config *pipe_config) 148{ 149 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; 150 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 151 u32 tmp, flags = 0; 152 153 tmp = I915_READ(intel_dvo->dev.dvo_reg); 154 if (tmp & DVO_HSYNC_ACTIVE_HIGH) 155 flags |= DRM_MODE_FLAG_PHSYNC; 156 else 157 flags |= DRM_MODE_FLAG_NHSYNC; 158 if (tmp & DVO_VSYNC_ACTIVE_HIGH) 159 flags |= DRM_MODE_FLAG_PVSYNC; 160 else 161 flags |= DRM_MODE_FLAG_NVSYNC; 162 163 pipe_config->adjusted_mode.flags |= flags; 164 165 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock; 166} 167 168static void intel_disable_dvo(struct intel_encoder *encoder) 169{ 170 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; 171 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 172 u32 dvo_reg = intel_dvo->dev.dvo_reg; 173 u32 temp = I915_READ(dvo_reg); 174 175 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false); 176 I915_WRITE(dvo_reg, temp & ~DVO_ENABLE); 177 I915_READ(dvo_reg); 178} 179 180static void intel_enable_dvo(struct intel_encoder *encoder) 181{ 182 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private; 183 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 184 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); 185 u32 dvo_reg = intel_dvo->dev.dvo_reg; 186 u32 temp = I915_READ(dvo_reg); 187 188 intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev, 189 &crtc->config.requested_mode, 190 &crtc->config.adjusted_mode); 191 192 I915_WRITE(dvo_reg, temp | DVO_ENABLE); 193 I915_READ(dvo_reg); 194 195 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true); 196} 197 198/* Special dpms function to support cloning between dvo/sdvo/crt. */ 199static void intel_dvo_dpms(struct drm_connector *connector, int mode) 200{ 201 struct intel_dvo *intel_dvo = intel_attached_dvo(connector); 202 struct drm_crtc *crtc; 203 struct intel_crtc_config *config; 204 205 /* dvo supports only 2 dpms states. */ 206 if (mode != DRM_MODE_DPMS_ON) 207 mode = DRM_MODE_DPMS_OFF; 208 209 if (mode == connector->dpms) 210 return; 211 212 connector->dpms = mode; 213 214 /* Only need to change hw state when actually enabled */ 215 crtc = intel_dvo->base.base.crtc; 216 if (!crtc) { 217 intel_dvo->base.connectors_active = false; 218 return; 219 } 220 221 /* We call connector dpms manually below in case pipe dpms doesn't 222 * change due to cloning. */ 223 if (mode == DRM_MODE_DPMS_ON) { 224 config = &to_intel_crtc(crtc)->config; 225 226 intel_dvo->base.connectors_active = true; 227 228 intel_crtc_update_dpms(crtc); 229 230 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true); 231 } else { 232 intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false); 233 234 intel_dvo->base.connectors_active = false; 235 236 intel_crtc_update_dpms(crtc); 237 } 238 239 intel_modeset_check_state(connector->dev); 240} 241 242static enum drm_mode_status 243intel_dvo_mode_valid(struct drm_connector *connector, 244 struct drm_display_mode *mode) 245{ 246 struct intel_dvo *intel_dvo = intel_attached_dvo(connector); 247 248 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) 249 return MODE_NO_DBLESCAN; 250 251 /* XXX: Validate clock range */ 252 253 if (intel_dvo->panel_fixed_mode) { 254 if (mode->hdisplay > intel_dvo->panel_fixed_mode->hdisplay) 255 return MODE_PANEL; 256 if (mode->vdisplay > intel_dvo->panel_fixed_mode->vdisplay) 257 return MODE_PANEL; 258 } 259 260 return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode); 261} 262 263static bool intel_dvo_compute_config(struct intel_encoder *encoder, 264 struct intel_crtc_config *pipe_config) 265{ 266 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 267 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; 268 269 /* If we have timings from the BIOS for the panel, put them in 270 * to the adjusted mode. The CRTC will be set up for this mode, 271 * with the panel scaling set up to source from the H/VDisplay 272 * of the original mode. 273 */ 274 if (intel_dvo->panel_fixed_mode != NULL) { 275#define C(x) adjusted_mode->x = intel_dvo->panel_fixed_mode->x 276 C(hdisplay); 277 C(hsync_start); 278 C(hsync_end); 279 C(htotal); 280 C(vdisplay); 281 C(vsync_start); 282 C(vsync_end); 283 C(vtotal); 284 C(clock); 285#undef C 286 287 drm_mode_set_crtcinfo(adjusted_mode, 0); 288 } 289 290 return true; 291} 292 293static void intel_dvo_pre_enable(struct intel_encoder *encoder) 294{ 295 struct drm_device *dev = encoder->base.dev; 296 struct drm_i915_private *dev_priv = dev->dev_private; 297 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc); 298 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode; 299 struct intel_dvo *intel_dvo = enc_to_dvo(encoder); 300 int pipe = crtc->pipe; 301 u32 dvo_val; 302 u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg; 303 304 switch (dvo_reg) { 305 case DVOA: 306 default: 307 dvo_srcdim_reg = DVOA_SRCDIM; 308 break; 309 case DVOB: 310 dvo_srcdim_reg = DVOB_SRCDIM; 311 break; 312 case DVOC: 313 dvo_srcdim_reg = DVOC_SRCDIM; 314 break; 315 } 316 317 /* Save the data order, since I don't know what it should be set to. */ 318 dvo_val = I915_READ(dvo_reg) & 319 (DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG); 320 dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE | 321 DVO_BLANK_ACTIVE_HIGH; 322 323 if (pipe == 1) 324 dvo_val |= DVO_PIPE_B_SELECT; 325 dvo_val |= DVO_PIPE_STALL; 326 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) 327 dvo_val |= DVO_HSYNC_ACTIVE_HIGH; 328 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) 329 dvo_val |= DVO_VSYNC_ACTIVE_HIGH; 330 331 /*I915_WRITE(DVOB_SRCDIM, 332 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | 333 (adjusted_mode->VDisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/ 334 I915_WRITE(dvo_srcdim_reg, 335 (adjusted_mode->hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) | 336 (adjusted_mode->vdisplay << DVO_SRCDIM_VERTICAL_SHIFT)); 337 /*I915_WRITE(DVOB, dvo_val);*/ 338 I915_WRITE(dvo_reg, dvo_val); 339} 340 341/** 342 * Detect the output connection on our DVO device. 343 * 344 * Unimplemented. 345 */ 346static enum drm_connector_status 347intel_dvo_detect(struct drm_connector *connector, bool force) 348{ 349 struct intel_dvo *intel_dvo = intel_attached_dvo(connector); 350 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", 351 connector->base.id, connector->name); 352 return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev); 353} 354 355static int intel_dvo_get_modes(struct drm_connector *connector) 356{ 357 struct intel_dvo *intel_dvo = intel_attached_dvo(connector); 358 struct drm_i915_private *dev_priv = connector->dev->dev_private; 359 360 /* We should probably have an i2c driver get_modes function for those 361 * devices which will have a fixed set of modes determined by the chip 362 * (TV-out, for example), but for now with just TMDS and LVDS, 363 * that's not the case. 364 */ 365 intel_ddc_get_modes(connector, 366 intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPC)); 367 if (!list_empty(&connector->probed_modes)) 368 return 1; 369 370 if (intel_dvo->panel_fixed_mode != NULL) { 371 struct drm_display_mode *mode; 372 mode = drm_mode_duplicate(connector->dev, intel_dvo->panel_fixed_mode); 373 if (mode) { 374 drm_mode_probed_add(connector, mode); 375 return 1; 376 } 377 } 378 379 return 0; 380} 381 382static void intel_dvo_destroy(struct drm_connector *connector) 383{ 384 drm_connector_cleanup(connector); 385 kfree(connector); 386} 387 388static const struct drm_connector_funcs intel_dvo_connector_funcs = { 389 .dpms = intel_dvo_dpms, 390 .detect = intel_dvo_detect, 391 .destroy = intel_dvo_destroy, 392 .fill_modes = drm_helper_probe_single_connector_modes, 393}; 394 395static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = { 396 .mode_valid = intel_dvo_mode_valid, 397 .get_modes = intel_dvo_get_modes, 398 .best_encoder = intel_best_encoder, 399}; 400 401static void intel_dvo_enc_destroy(struct drm_encoder *encoder) 402{ 403 struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder)); 404 405 if (intel_dvo->dev.dev_ops->destroy) 406 intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev); 407 408 kfree(intel_dvo->panel_fixed_mode); 409 410 intel_encoder_destroy(encoder); 411} 412 413static const struct drm_encoder_funcs intel_dvo_enc_funcs = { 414 .destroy = intel_dvo_enc_destroy, 415}; 416 417/** 418 * Attempts to get a fixed panel timing for LVDS (currently only the i830). 419 * 420 * Other chips with DVO LVDS will need to extend this to deal with the LVDS 421 * chip being on DVOB/C and having multiple pipes. 422 */ 423static struct drm_display_mode * 424intel_dvo_get_current_mode(struct drm_connector *connector) 425{ 426 struct drm_device *dev = connector->dev; 427 struct drm_i915_private *dev_priv = dev->dev_private; 428 struct intel_dvo *intel_dvo = intel_attached_dvo(connector); 429 uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg); 430 struct drm_display_mode *mode = NULL; 431 432 /* If the DVO port is active, that'll be the LVDS, so we can pull out 433 * its timings to get how the BIOS set up the panel. 434 */ 435 if (dvo_val & DVO_ENABLE) { 436 struct drm_crtc *crtc; 437 int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0; 438 439 crtc = intel_get_crtc_for_pipe(dev, pipe); 440 if (crtc) { 441 mode = intel_crtc_mode_get(dev, crtc); 442 if (mode) { 443 mode->type |= DRM_MODE_TYPE_PREFERRED; 444 if (dvo_val & DVO_HSYNC_ACTIVE_HIGH) 445 mode->flags |= DRM_MODE_FLAG_PHSYNC; 446 if (dvo_val & DVO_VSYNC_ACTIVE_HIGH) 447 mode->flags |= DRM_MODE_FLAG_PVSYNC; 448 } 449 } 450 } 451 452 return mode; 453} 454 455void intel_dvo_init(struct drm_device *dev) 456{ 457 struct drm_i915_private *dev_priv = dev->dev_private; 458 struct intel_encoder *intel_encoder; 459 struct intel_dvo *intel_dvo; 460 struct intel_connector *intel_connector; 461 int i; 462 int encoder_type = DRM_MODE_ENCODER_NONE; 463 464 intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL); 465 if (!intel_dvo) 466 return; 467 468 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL); 469 if (!intel_connector) { 470 kfree(intel_dvo); 471 return; 472 } 473 474 intel_encoder = &intel_dvo->base; 475 drm_encoder_init(dev, &intel_encoder->base, 476 &intel_dvo_enc_funcs, encoder_type); 477 478 intel_encoder->disable = intel_disable_dvo; 479 intel_encoder->enable = intel_enable_dvo; 480 intel_encoder->get_hw_state = intel_dvo_get_hw_state; 481 intel_encoder->get_config = intel_dvo_get_config; 482 intel_encoder->compute_config = intel_dvo_compute_config; 483 intel_encoder->pre_enable = intel_dvo_pre_enable; 484 intel_connector->get_hw_state = intel_dvo_connector_get_hw_state; 485 intel_connector->unregister = intel_connector_unregister; 486 487 /* Now, try to find a controller */ 488 for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) { 489 struct drm_connector *connector = &intel_connector->base; 490 const struct intel_dvo_device *dvo = &intel_dvo_devices[i]; 491 struct i2c_adapter *i2c; 492 int gpio; 493 bool dvoinit; 494 495 /* Allow the I2C driver info to specify the GPIO to be used in 496 * special cases, but otherwise default to what's defined 497 * in the spec. 498 */ 499 if (intel_gmbus_is_port_valid(dvo->gpio)) 500 gpio = dvo->gpio; 501 else if (dvo->type == INTEL_DVO_CHIP_LVDS) 502 gpio = GMBUS_PORT_SSC; 503 else 504 gpio = GMBUS_PORT_DPB; 505 506 /* Set up the I2C bus necessary for the chip we're probing. 507 * It appears that everything is on GPIOE except for panels 508 * on i830 laptops, which are on GPIOB (DVOA). 509 */ 510 i2c = intel_gmbus_get_adapter(dev_priv, gpio); 511 512 intel_dvo->dev = *dvo; 513 514 /* GMBUS NAK handling seems to be unstable, hence let the 515 * transmitter detection run in bit banging mode for now. 516 */ 517 intel_gmbus_force_bit(i2c, true); 518 519 dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c); 520 521 intel_gmbus_force_bit(i2c, false); 522 523 if (!dvoinit) 524 continue; 525 526 intel_encoder->type = INTEL_OUTPUT_DVO; 527 intel_encoder->crtc_mask = (1 << 0) | (1 << 1); 528 switch (dvo->type) { 529 case INTEL_DVO_CHIP_TMDS: 530 intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) | 531 (1 << INTEL_OUTPUT_DVO); 532 drm_connector_init(dev, connector, 533 &intel_dvo_connector_funcs, 534 DRM_MODE_CONNECTOR_DVII); 535 encoder_type = DRM_MODE_ENCODER_TMDS; 536 break; 537 case INTEL_DVO_CHIP_LVDS: 538 intel_encoder->cloneable = 0; 539 drm_connector_init(dev, connector, 540 &intel_dvo_connector_funcs, 541 DRM_MODE_CONNECTOR_LVDS); 542 encoder_type = DRM_MODE_ENCODER_LVDS; 543 break; 544 } 545 546 drm_connector_helper_add(connector, 547 &intel_dvo_connector_helper_funcs); 548 connector->display_info.subpixel_order = SubPixelHorizontalRGB; 549 connector->interlace_allowed = false; 550 connector->doublescan_allowed = false; 551 552 intel_connector_attach_encoder(intel_connector, intel_encoder); 553 if (dvo->type == INTEL_DVO_CHIP_LVDS) { 554 /* For our LVDS chipsets, we should hopefully be able 555 * to dig the fixed panel mode out of the BIOS data. 556 * However, it's in a different format from the BIOS 557 * data on chipsets with integrated LVDS (stored in AIM 558 * headers, likely), so for now, just get the current 559 * mode being output through DVO. 560 */ 561 intel_dvo->panel_fixed_mode = 562 intel_dvo_get_current_mode(connector); 563 intel_dvo->panel_wants_dither = true; 564 } 565 566 drm_connector_register(connector); 567 return; 568 } 569 570 drm_encoder_cleanup(&intel_encoder->base); 571 kfree(intel_dvo); 572 kfree(intel_connector); 573} 574