1/****************************************************************************** 2 * 3 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved. 4 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH 5 * 6 * Portions of this file are derived from the ipw3945 project, as well 7 * as portions of the ieee80211 subsystem header files. 8 * 9 * This program is free software; you can redistribute it and/or modify it 10 * under the terms of version 2 of the GNU General Public License as 11 * published by the Free Software Foundation. 12 * 13 * This program is distributed in the hope that it will be useful, but WITHOUT 14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 16 * more details. 17 * 18 * You should have received a copy of the GNU General Public License along with 19 * this program; if not, write to the Free Software Foundation, Inc., 20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA 21 * 22 * The full GNU General Public License is included in this distribution in the 23 * file called LICENSE. 24 * 25 * Contact Information: 26 * Intel Linux Wireless <ilw@linux.intel.com> 27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 28 * 29 *****************************************************************************/ 30#ifndef __iwl_trans_int_pcie_h__ 31#define __iwl_trans_int_pcie_h__ 32 33#include <linux/spinlock.h> 34#include <linux/interrupt.h> 35#include <linux/skbuff.h> 36#include <linux/wait.h> 37#include <linux/pci.h> 38#include <linux/timer.h> 39 40#include "iwl-fh.h" 41#include "iwl-csr.h" 42#include "iwl-trans.h" 43#include "iwl-debug.h" 44#include "iwl-io.h" 45#include "iwl-op-mode.h" 46 47struct iwl_host_cmd; 48 49/*This file includes the declaration that are internal to the 50 * trans_pcie layer */ 51 52struct iwl_rx_mem_buffer { 53 dma_addr_t page_dma; 54 struct page *page; 55 struct list_head list; 56}; 57 58/** 59 * struct isr_statistics - interrupt statistics 60 * 61 */ 62struct isr_statistics { 63 u32 hw; 64 u32 sw; 65 u32 err_code; 66 u32 sch; 67 u32 alive; 68 u32 rfkill; 69 u32 ctkill; 70 u32 wakeup; 71 u32 rx; 72 u32 tx; 73 u32 unhandled; 74}; 75 76/** 77 * struct iwl_rxq - Rx queue 78 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd) 79 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd) 80 * @pool: 81 * @queue: 82 * @read: Shared index to newest available Rx buffer 83 * @write: Shared index to oldest written Rx packet 84 * @free_count: Number of pre-allocated buffers in rx_free 85 * @write_actual: 86 * @rx_free: list of free SKBs for use 87 * @rx_used: List of Rx buffers with no SKB 88 * @need_update: flag to indicate we need to update read/write index 89 * @rb_stts: driver's pointer to receive buffer status 90 * @rb_stts_dma: bus address of receive buffer status 91 * @lock: 92 * 93 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers 94 */ 95struct iwl_rxq { 96 __le32 *bd; 97 dma_addr_t bd_dma; 98 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS]; 99 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE]; 100 u32 read; 101 u32 write; 102 u32 free_count; 103 u32 write_actual; 104 struct list_head rx_free; 105 struct list_head rx_used; 106 bool need_update; 107 struct iwl_rb_status *rb_stts; 108 dma_addr_t rb_stts_dma; 109 spinlock_t lock; 110}; 111 112struct iwl_dma_ptr { 113 dma_addr_t dma; 114 void *addr; 115 size_t size; 116}; 117 118/** 119 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning 120 * @index -- current index 121 */ 122static inline int iwl_queue_inc_wrap(int index) 123{ 124 return ++index & (TFD_QUEUE_SIZE_MAX - 1); 125} 126 127/** 128 * iwl_queue_dec_wrap - decrement queue index, wrap back to end 129 * @index -- current index 130 */ 131static inline int iwl_queue_dec_wrap(int index) 132{ 133 return --index & (TFD_QUEUE_SIZE_MAX - 1); 134} 135 136struct iwl_cmd_meta { 137 /* only for SYNC commands, iff the reply skb is wanted */ 138 struct iwl_host_cmd *source; 139 u32 flags; 140}; 141 142/* 143 * Generic queue structure 144 * 145 * Contains common data for Rx and Tx queues. 146 * 147 * Note the difference between TFD_QUEUE_SIZE_MAX and n_window: the hardware 148 * always assumes 256 descriptors, so TFD_QUEUE_SIZE_MAX is always 256 (unless 149 * there might be HW changes in the future). For the normal TX 150 * queues, n_window, which is the size of the software queue data 151 * is also 256; however, for the command queue, n_window is only 152 * 32 since we don't need so many commands pending. Since the HW 153 * still uses 256 BDs for DMA though, TFD_QUEUE_SIZE_MAX stays 256. As a result, 154 * the software buffers (in the variables @meta, @txb in struct 155 * iwl_txq) only have 32 entries, while the HW buffers (@tfds in 156 * the same struct) have 256. 157 * This means that we end up with the following: 158 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 | 159 * SW entries: | 0 | ... | 31 | 160 * where N is a number between 0 and 7. This means that the SW 161 * data is a window overlayed over the HW queue. 162 */ 163struct iwl_queue { 164 int write_ptr; /* 1-st empty entry (index) host_w*/ 165 int read_ptr; /* last used entry (index) host_r*/ 166 /* use for monitoring and recovering the stuck queue */ 167 dma_addr_t dma_addr; /* physical addr for BD's */ 168 int n_window; /* safe queue window */ 169 u32 id; 170 int low_mark; /* low watermark, resume queue if free 171 * space more than this */ 172 int high_mark; /* high watermark, stop queue if free 173 * space less than this */ 174}; 175 176#define TFD_TX_CMD_SLOTS 256 177#define TFD_CMD_SLOTS 32 178 179/* 180 * The FH will write back to the first TB only, so we need 181 * to copy some data into the buffer regardless of whether 182 * it should be mapped or not. This indicates how big the 183 * first TB must be to include the scratch buffer. Since 184 * the scratch is 4 bytes at offset 12, it's 16 now. If we 185 * make it bigger then allocations will be bigger and copy 186 * slower, so that's probably not useful. 187 */ 188#define IWL_HCMD_SCRATCHBUF_SIZE 16 189 190struct iwl_pcie_txq_entry { 191 struct iwl_device_cmd *cmd; 192 struct sk_buff *skb; 193 /* buffer to free after command completes */ 194 const void *free_buf; 195 struct iwl_cmd_meta meta; 196}; 197 198struct iwl_pcie_txq_scratch_buf { 199 struct iwl_cmd_header hdr; 200 u8 buf[8]; 201 __le32 scratch; 202}; 203 204/** 205 * struct iwl_txq - Tx Queue for DMA 206 * @q: generic Rx/Tx queue descriptor 207 * @tfds: transmit frame descriptors (DMA memory) 208 * @scratchbufs: start of command headers, including scratch buffers, for 209 * the writeback -- this is DMA memory and an array holding one buffer 210 * for each command on the queue 211 * @scratchbufs_dma: DMA address for the scratchbufs start 212 * @entries: transmit entries (driver state) 213 * @lock: queue lock 214 * @stuck_timer: timer that fires if queue gets stuck 215 * @trans_pcie: pointer back to transport (for timer) 216 * @need_update: indicates need to update read/write index 217 * @active: stores if queue is active 218 * @ampdu: true if this queue is an ampdu queue for an specific RA/TID 219 * 220 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame 221 * descriptors) and required locking structures. 222 */ 223struct iwl_txq { 224 struct iwl_queue q; 225 struct iwl_tfd *tfds; 226 struct iwl_pcie_txq_scratch_buf *scratchbufs; 227 dma_addr_t scratchbufs_dma; 228 struct iwl_pcie_txq_entry *entries; 229 spinlock_t lock; 230 struct timer_list stuck_timer; 231 struct iwl_trans_pcie *trans_pcie; 232 bool need_update; 233 u8 active; 234 bool ampdu; 235}; 236 237static inline dma_addr_t 238iwl_pcie_get_scratchbuf_dma(struct iwl_txq *txq, int idx) 239{ 240 return txq->scratchbufs_dma + 241 sizeof(struct iwl_pcie_txq_scratch_buf) * idx; 242} 243 244/** 245 * struct iwl_trans_pcie - PCIe transport specific data 246 * @rxq: all the RX queue data 247 * @rx_replenish: work that will be called when buffers need to be allocated 248 * @drv - pointer to iwl_drv 249 * @trans: pointer to the generic transport area 250 * @scd_base_addr: scheduler sram base address in SRAM 251 * @scd_bc_tbls: pointer to the byte count table of the scheduler 252 * @kw: keep warm address 253 * @pci_dev: basic pci-network driver stuff 254 * @hw_base: pci hardware address support 255 * @ucode_write_complete: indicates that the ucode has been copied. 256 * @ucode_write_waitq: wait queue for uCode load 257 * @cmd_queue - command queue number 258 * @rx_buf_size_8k: 8 kB RX buffer size 259 * @bc_table_dword: true if the BC table expects DWORD (as opposed to bytes) 260 * @scd_set_active: should the transport configure the SCD for HCMD queue 261 * @rx_page_order: page order for receive buffer size 262 * @wd_timeout: queue watchdog timeout (jiffies) 263 * @reg_lock: protect hw register access 264 * @cmd_in_flight: true when we have a host command in flight 265 * @fw_mon_phys: physical address of the buffer for the firmware monitor 266 * @fw_mon_page: points to the first page of the buffer for the firmware monitor 267 * @fw_mon_size: size of the buffer for the firmware monitor 268 */ 269struct iwl_trans_pcie { 270 struct iwl_rxq rxq; 271 struct work_struct rx_replenish; 272 struct iwl_trans *trans; 273 struct iwl_drv *drv; 274 275 struct net_device napi_dev; 276 struct napi_struct napi; 277 278 /* INT ICT Table */ 279 __le32 *ict_tbl; 280 dma_addr_t ict_tbl_dma; 281 int ict_index; 282 bool use_ict; 283 struct isr_statistics isr_stats; 284 285 spinlock_t irq_lock; 286 u32 inta_mask; 287 u32 scd_base_addr; 288 struct iwl_dma_ptr scd_bc_tbls; 289 struct iwl_dma_ptr kw; 290 291 struct iwl_txq *txq; 292 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; 293 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)]; 294 295 /* PCI bus related data */ 296 struct pci_dev *pci_dev; 297 void __iomem *hw_base; 298 299 bool ucode_write_complete; 300 wait_queue_head_t ucode_write_waitq; 301 wait_queue_head_t wait_command_queue; 302 303 u8 cmd_queue; 304 u8 cmd_fifo; 305 u8 n_no_reclaim_cmds; 306 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS]; 307 308 bool rx_buf_size_8k; 309 bool bc_table_dword; 310 bool scd_set_active; 311 u32 rx_page_order; 312 313 const char *const *command_names; 314 315 /* queue watchdog */ 316 unsigned long wd_timeout; 317 318 /*protect hw register */ 319 spinlock_t reg_lock; 320 bool cmd_in_flight; 321 322 dma_addr_t fw_mon_phys; 323 struct page *fw_mon_page; 324 u32 fw_mon_size; 325}; 326 327#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \ 328 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific)) 329 330static inline struct iwl_trans * 331iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie) 332{ 333 return container_of((void *)trans_pcie, struct iwl_trans, 334 trans_specific); 335} 336 337/* 338 * Convention: trans API functions: iwl_trans_pcie_XXX 339 * Other functions: iwl_pcie_XXX 340 */ 341struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, 342 const struct pci_device_id *ent, 343 const struct iwl_cfg *cfg); 344void iwl_trans_pcie_free(struct iwl_trans *trans); 345 346/***************************************************** 347* RX 348******************************************************/ 349int iwl_pcie_rx_init(struct iwl_trans *trans); 350irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id); 351int iwl_pcie_rx_stop(struct iwl_trans *trans); 352void iwl_pcie_rx_free(struct iwl_trans *trans); 353 354/***************************************************** 355* ICT - interrupt handling 356******************************************************/ 357irqreturn_t iwl_pcie_isr(int irq, void *data); 358int iwl_pcie_alloc_ict(struct iwl_trans *trans); 359void iwl_pcie_free_ict(struct iwl_trans *trans); 360void iwl_pcie_reset_ict(struct iwl_trans *trans); 361void iwl_pcie_disable_ict(struct iwl_trans *trans); 362 363/***************************************************** 364* TX / HCMD 365******************************************************/ 366int iwl_pcie_tx_init(struct iwl_trans *trans); 367void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr); 368int iwl_pcie_tx_stop(struct iwl_trans *trans); 369void iwl_pcie_tx_free(struct iwl_trans *trans); 370void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int queue, u16 ssn, 371 const struct iwl_trans_txq_scd_cfg *cfg); 372void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int queue, 373 bool configure_scd); 374int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb, 375 struct iwl_device_cmd *dev_cmd, int txq_id); 376void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans); 377int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd); 378void iwl_pcie_hcmd_complete(struct iwl_trans *trans, 379 struct iwl_rx_cmd_buffer *rxb, int handler_status); 380void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn, 381 struct sk_buff_head *skbs); 382void iwl_trans_pcie_tx_reset(struct iwl_trans *trans); 383 384static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) 385{ 386 struct iwl_tfd_tb *tb = &tfd->tbs[idx]; 387 388 return le16_to_cpu(tb->hi_n_len) >> 4; 389} 390 391/***************************************************** 392* Error handling 393******************************************************/ 394void iwl_pcie_dump_csr(struct iwl_trans *trans); 395 396/***************************************************** 397* Helpers 398******************************************************/ 399static inline void iwl_disable_interrupts(struct iwl_trans *trans) 400{ 401 clear_bit(STATUS_INT_ENABLED, &trans->status); 402 403 /* disable interrupts from uCode/NIC to host */ 404 iwl_write32(trans, CSR_INT_MASK, 0x00000000); 405 406 /* acknowledge/clear/reset any interrupts still pending 407 * from uCode or flow handler (Rx/Tx DMA) */ 408 iwl_write32(trans, CSR_INT, 0xffffffff); 409 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff); 410 IWL_DEBUG_ISR(trans, "Disabled interrupts\n"); 411} 412 413static inline void iwl_enable_interrupts(struct iwl_trans *trans) 414{ 415 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 416 417 IWL_DEBUG_ISR(trans, "Enabling interrupts\n"); 418 set_bit(STATUS_INT_ENABLED, &trans->status); 419 trans_pcie->inta_mask = CSR_INI_SET_MASK; 420 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); 421} 422 423static inline void iwl_enable_rfkill_int(struct iwl_trans *trans) 424{ 425 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 426 427 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n"); 428 trans_pcie->inta_mask = CSR_INT_BIT_RF_KILL; 429 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask); 430} 431 432static inline void iwl_wake_queue(struct iwl_trans *trans, 433 struct iwl_txq *txq) 434{ 435 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 436 437 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) { 438 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id); 439 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id); 440 } 441} 442 443static inline void iwl_stop_queue(struct iwl_trans *trans, 444 struct iwl_txq *txq) 445{ 446 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); 447 448 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) { 449 iwl_op_mode_queue_full(trans->op_mode, txq->q.id); 450 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id); 451 } else 452 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n", 453 txq->q.id); 454} 455 456static inline bool iwl_queue_used(const struct iwl_queue *q, int i) 457{ 458 return q->write_ptr >= q->read_ptr ? 459 (i >= q->read_ptr && i < q->write_ptr) : 460 !(i < q->read_ptr && i >= q->write_ptr); 461} 462 463static inline u8 get_cmd_index(struct iwl_queue *q, u32 index) 464{ 465 return index & (q->n_window - 1); 466} 467 468static inline const char *get_cmd_string(struct iwl_trans_pcie *trans_pcie, 469 u8 cmd) 470{ 471 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd]) 472 return "UNKNOWN"; 473 return trans_pcie->command_names[cmd]; 474} 475 476static inline bool iwl_is_rfkill_set(struct iwl_trans *trans) 477{ 478 return !(iwl_read32(trans, CSR_GP_CNTRL) & 479 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW); 480} 481 482static inline void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, 483 u32 reg, u32 mask, u32 value) 484{ 485 u32 v; 486 487#ifdef CONFIG_IWLWIFI_DEBUG 488 WARN_ON_ONCE(value & ~mask); 489#endif 490 491 v = iwl_read32(trans, reg); 492 v &= ~mask; 493 v |= value; 494 iwl_write32(trans, reg, v); 495} 496 497static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans, 498 u32 reg, u32 mask) 499{ 500 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0); 501} 502 503static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans, 504 u32 reg, u32 mask) 505{ 506 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask); 507} 508 509void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state); 510 511#endif /* __iwl_trans_int_pcie_h__ */ 512