1/****************************************************************************** 2 * 3 * Copyright(c) 2009-2014 Realtek Corporation. 4 * 5 * This program is free software; you can redistribute it and/or modify it 6 * under the terms of version 2 of the GNU General Public License as 7 * published by the Free Software Foundation. 8 * 9 * This program is distributed in the hope that it will be useful, but WITHOUT 10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12 * more details. 13 * 14 * The full GNU General Public License is included in this distribution in the 15 * file called LICENSE. 16 * 17 * Contact Information: 18 * wlanfae <wlanfae@realtek.com> 19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park, 20 * Hsinchu 300, Taiwan. 21 * 22 * Larry Finger <Larry.Finger@lwfinger.net> 23 * 24 *****************************************************************************/ 25 26#ifndef __RTL92E_REG_H__ 27#define __RTL92E_REG_H__ 28 29#define TXPKT_BUF_SELECT 0x69 30#define RXPKT_BUF_SELECT 0xA5 31#define DISABLE_TRXPKT_BUF_ACCESS 0x0 32 33#define REG_SYS_ISO_CTRL 0x0000 34#define REG_SYS_FUNC_EN 0x0002 35#define REG_APS_FSMCO 0x0004 36#define REG_SYS_CLKR 0x0008 37#define REG_9346CR 0x000A 38#define REG_EE_VPD 0x000C 39#define REG_SYS_SWR_CTRL1 0x0010 40#define REG_SPS0_CTRL 0x0011 41#define REG_SYS_SWR_CTRL2 0x0014 42#define REG_SYS_SWR_CTRL3 0x0018 43#define REG_RSV_CTRL 0x001C 44#define REG_RF_CTRL 0x001F 45#define REG_LPLDO_CTRL 0x0023 46#define REG_AFE_CTRL1 0x0024 47#define REG_AFE_XTAL_CTRL 0x0024 48#define REG_AFE_CTRL2 0x0028 49#define REG_MAC_PHY_CTRL 0x002c 50#define REG_AFE_CTRL3 0x002c 51#define REG_EFUSE_CTRL 0x0030 52#define REG_EFUSE_TEST 0x0034 53#define REG_PWR_DATA 0x0038 54#define REG_CAL_TIMER 0x003C 55#define REG_ACLK_MON 0x003E 56#define REG_GPIO_MUXCFG 0x0040 57#define REG_GPIO_IO_SEL 0x0042 58#define REG_MAC_PINMUX_CFG 0x0043 59#define REG_GPIO_PIN_CTRL 0x0044 60#define REG_GPIO_INTM 0x0048 61#define REG_LEDCFG0 0x004C 62#define REG_LEDCFG1 0x004D 63#define REG_LEDCFG2 0x004E 64#define REG_LEDCFG3 0x004F 65#define REG_FSIMR 0x0050 66#define REG_FSISR 0x0054 67#define REG_HSIMR 0x0058 68#define REG_HSISR 0x005c 69#define REG_SDIO_CTRL 0x0070 70#define REG_OPT_CTRL 0x0074 71#define REG_GPIO_OUTPUT 0x006c 72#define REG_AFE_CTRL4 0x0078 73#define REG_MCUFWDL 0x0080 74 75#define REG_HIMR 0x00B0 76#define REG_HISR 0x00B4 77#define REG_HIMRE 0x00B8 78#define REG_HISRE 0x00BC 79 80#define REG_EFUSE_ACCESS 0x00CF 81#define REG_HPON_FSM 0x00EC 82#define REG_SYS_CFG1 0x00F0 83#define REG_SYS_CFG2 0x00FC 84 85#define REG_CR 0x0100 86#define REG_PBP 0x0104 87#define REG_PKT_BUFF_ACCESS_CTRL 0x0106 88#define REG_TRXDMA_CTRL 0x010C 89#define REG_TRXFF_BNDY 0x0114 90#define REG_TRXFF_STATUS 0x0118 91#define REG_RXFF_PTR 0x011C 92 93#define REG_CPWM 0x012F 94#define REG_FWIMR 0x0130 95#define REG_FWISR 0x0134 96#define REG_PKTBUF_DBG_CTRL 0x0140 97#define REG_RXPKTBUF_CTRL 0x0142 98#define REG_PKTBUF_DBG_DATA_L 0x0144 99#define REG_PKTBUF_DBG_DATA_H 0x0148 100 101#define REG_TC0_CTRL 0x0150 102#define REG_TC1_CTRL 0x0154 103#define REG_TC2_CTRL 0x0158 104#define REG_TC3_CTRL 0x015C 105#define REG_TC4_CTRL 0x0160 106#define REG_TCUNIT_BASE 0x0164 107#define REG_RSVD3 0x0168 108#define REG_C2HEVT_MSG_NORMAL 0x01A0 109#define REG_C2HEVT_CLEAR 0x01AF 110#define REG_MCUTST_1 0x01c0 111#define REG_MCUTST_WOWLAN 0x01C7 112#define REG_FMETHR 0x01C8 113#define REG_HMETFR 0x01CC 114#define REG_HMEBOX_0 0x01D0 115#define REG_HMEBOX_1 0x01D4 116#define REG_HMEBOX_2 0x01D8 117#define REG_HMEBOX_3 0x01DC 118 119#define REG_LLT_INIT 0x01E0 120 121#define REG_HMEBOX_EXT_0 0x01F0 122#define REG_HMEBOX_EXT_1 0x01F4 123#define REG_HMEBOX_EXT_2 0x01F8 124#define REG_HMEBOX_EXT_3 0x01FC 125 126/*----------------------------------------------------- 127 * 128 * 0x0200h ~ 0x027Fh TXDMA Configuration 129 * 130 *----------------------------------------------------- 131 */ 132#define REG_RQPN 0x0200 133#define REG_FIFOPAGE 0x0204 134#define REG_DWBCN0_CTRL 0x0208 135#define REG_TXDMA_OFFSET_CHK 0x020C 136#define REG_TXDMA_STATUS 0x0210 137#define REG_RQPN_NPQ 0x0214 138#define REG_AUTO_LLT 0x0224 139#define REG_DWBCN1_CTRL 0x0228 140 141/*----------------------------------------------------- 142 * 143 * 0x0280h ~ 0x02FFh RXDMA Configuration 144 * 145 *----------------------------------------------------- 146 */ 147#define REG_RXDMA_AGG_PG_TH 0x0280 148#define REG_FW_UPD_RDPTR 0x0284 149#define REG_RXDMA_CONTROL 0x0286 150#define REG_RXPKT_NUM 0x0287 151#define REG_RXDMA_STATUS 0x0288 152#define REG_RXDMA_PRO 0x0290 153#define REG_EARLY_MODE_CONTROL 0x02BC 154#define REG_RSVD5 0x02F0 155#define REG_RSVD6 0x02F4 156 157/*----------------------------------------------------- 158 * 159 * 0x0300h ~ 0x03FFh PCIe 160 * 161 *----------------------------------------------------- 162 */ 163#define REG_PCIE_CTRL_REG 0x0300 164#define REG_INT_MIG 0x0304 165#define REG_BCNQ_DESA 0x0308 166#define REG_MGQ_DESA 0x0310 167#define REG_VOQ_DESA 0x0318 168#define REG_VIQ_DESA 0x0320 169#define REG_BEQ_DESA 0x0328 170#define REG_BKQ_DESA 0x0330 171#define REG_RX_DESA 0x0338 172#define REG_HQ0_DESA 0x0340 173#define REG_HQ1_DESA 0x0348 174#define REG_HQ2_DESA 0x0350 175#define REG_HQ3_DESA 0x0358 176#define REG_HQ4_DESA 0x0360 177#define REG_HQ5_DESA 0x0368 178#define REG_HQ6_DESA 0x0370 179#define REG_HQ7_DESA 0x0378 180#define REG_MGQ_TXBD_NUM 0x0380 181#define REG_RX_RXBD_NUM 0x0382 182#define REG_VOQ_TXBD_NUM 0x0384 183#define REG_VIQ_TXBD_NUM 0x0386 184#define REG_BEQ_TXBD_NUM 0x0388 185#define REG_BKQ_TXBD_NUM 0x038A 186#define REG_HI0Q_TXBD_NUM 0x038C 187#define REG_HI1Q_TXBD_NUM 0x038E 188#define REG_HI2Q_TXBD_NUM 0x0390 189#define REG_HI3Q_TXBD_NUM 0x0392 190#define REG_HI4Q_TXBD_NUM 0x0394 191#define REG_HI5Q_TXBD_NUM 0x0396 192#define REG_HI6Q_TXBD_NUM 0x0398 193#define REG_HI7Q_TXBD_NUM 0x039A 194#define REG_TSFTIMER_HCI 0x039C 195/*Read Write Point*/ 196#define REG_VOQ_TXBD_IDX 0x03A0 197#define REG_VIQ_TXBD_IDX 0x03A4 198#define REG_BEQ_TXBD_IDX 0x03A8 199#define REG_BKQ_TXBD_IDX 0x03AC 200#define REG_MGQ_TXBD_IDX 0x03B0 201#define REG_RXQ_TXBD_IDX 0x03B4 202 203#define REG_HI0Q_TXBD_IDX 0x03B8 204#define REG_HI1Q_TXBD_IDX 0x03BC 205#define REG_HI2Q_TXBD_IDX 0x03C0 206#define REG_HI3Q_TXBD_IDX 0x03C4 207 208#define REG_HI4Q_TXBD_IDX 0x03C8 209#define REG_HI5Q_TXBD_IDX 0x03CC 210#define REG_HI6Q_TXBD_IDX 0x03D0 211#define REG_HI7Q_TXBD_IDX 0x03D4 212#define REG_PCIE_HCPWM 0x03D8 213#define REG_PCIE_CTRL2 0x03DB 214#define REG_PCIE_HRPWM 0x03DC 215#define REG_H2C_MSG_DRV2FW_INFO 0x03E0 216#define REG_PCIE_C2H_MSG_REQUEST 0x03E4 217#define REG_BACKDOOR_DBI_WDATA 0x03E8 218#define REG_BACKDOOR_DBI_RDATA 0x03EC 219#define REG_BACKDOOR_DBI_DATA 0x03F0 220#define REG_MDIO 0x03F4 221#define REG_MDIO_DATA 0x03F8 222 223#define REG_HDAQ_DESA_NODEF 0x0000 224#define REG_CMDQ_DESA_NODEF 0x0000 225/* spec version 11 226 *----------------------------------------------------- 227 * 228 * 0x0400h ~ 0x047Fh Protocol Configuration 229 * 230 *----------------------------------------------------- 231 */ 232#define REG_VOQ_INFORMATION 0x0400 233#define REG_VIQ_INFORMATION 0x0404 234#define REG_BEQ_INFORMATION 0x0408 235#define REG_BKQ_INFORMATION 0x040C 236#define REG_MGQ_INFORMATION 0x0410 237#define REG_HGQ_INFORMATION 0x0414 238#define REG_BCNQ_INFORMATION 0x0418 239#define REG_TXPKT_EMPTY 0x041A 240 241#define REG_FWHW_TXQ_CTRL 0x0420 242#define REG_HWSEQ_CTRL 0x0423 243#define REG_BCNQ_BDNY 0x0424 244#define REG_MGQ_BDNY 0x0425 245#define REG_LIFECTRL_CTRL 0x0426 246#define REG_MULTI_BCNQ_OFFSET 0x0427 247#define REG_SPEC_SIFS 0x0428 248#define REG_RETRY_LIMIT 0x042A 249#define REG_TXBF_CTRL 0x042C 250#define REG_DARFRC 0x0430 251#define REG_RARFRC 0x0438 252#define REG_RRSR 0x0440 253#define REG_ARFR0 0x0444 254#define REG_ARFR1 0x044C 255#define REG_AMPDU_MAX_TIME 0x0456 256#define REG_BCNQ1_BDNY 0x0457 257#define REG_AGGLEN_LMT 0x0458 258#define REG_AMPDU_MIN_SPACE 0x045C 259#define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D 260#define REG_NDPA_OPT_CTRL 0x045F 261#define REG_FAST_EDCA_CTRL 0x0460 262#define REG_RD_RESP_PKT_TH 0x0463 263#define REG_POWER_STAGE1 0x04B4 264#define REG_POWER_STAGE2 0x04B8 265#define REG_AMPDU_BURST_MODE 0x04BC 266#define REG_PKT_VO_VI_LIFE_TIME 0x04C0 267#define REG_PKT_BE_BK_LIFE_TIME 0x04C2 268#define REG_STBC_SETTING 0x04C4 269#define REG_PROT_MODE_CTRL 0x04C8 270#define REG_MAX_AGGR_NUM 0x04CA 271#define REG_RTS_MAX_AGGR_NUM 0x04CB 272#define REG_BAR_MODE_CTRL 0x04CC 273#define REG_RA_TRY_RATE_AGG_LMT 0x04CF 274#define REG_MACID_PKT_DROP0 0x04D0 275 276/*----------------------------------------------------- 277 * 278 * 0x0500h ~ 0x05FFh EDCA Configuration 279 * 280 *----------------------------------------------------- 281 */ 282#define REG_EDCA_VO_PARAM 0x0500 283#define REG_EDCA_VI_PARAM 0x0504 284#define REG_EDCA_BE_PARAM 0x0508 285#define REG_EDCA_BK_PARAM 0x050C 286#define REG_BCNTCFG 0x0510 287#define REG_PIFS 0x0512 288#define REG_RDG_PIFS 0x0513 289#define REG_SIFS_CTX 0x0514 290#define REG_SIFS_TRX 0x0516 291#define REG_AGGR_BREAK_TIME 0x051A 292#define REG_SLOT 0x051B 293#define REG_TX_PTCL_CTRL 0x0520 294#define REG_TXPAUSE 0x0522 295#define REG_DIS_TXREQ_CLR 0x0523 296#define REG_RD_CTRL 0x0524 297 298#define REG_TBTT_PROHIBIT 0x0540 299#define REG_RD_NAV_NXT 0x0544 300#define REG_NAV_PROT_LEN 0x0546 301#define REG_BCN_CTRL 0x0550 302#define REG_BCN_CTRL_1 0x0551 303#define REG_MBID_NUM 0x0552 304#define REG_DUAL_TSF_RST 0x0553 305#define REG_BCN_INTERVAL 0x0554 306#define REG_DRVERLYINT 0x0558 307#define REG_BCNDMATIM 0x0559 308#define REG_ATIMWND 0x055A 309#define REG_BCN_MAX_ERR 0x055D 310#define REG_RXTSF_OFFSET_CCK 0x055E 311#define REG_RXTSF_OFFSET_OFDM 0x055F 312#define REG_TSFTR 0x0560 313#define REG_CTWND 0x0572 314#define REG_PSTIMER 0x0580 315#define REG_TIMER0 0x0584 316#define REG_TIMER1 0x0588 317#define REG_BCN_PREDL_ITV 0x058F 318#define REG_ACMHWCTRL 0x05C0 319 320/*----------------------------------------------------- 321 * 322 * 0x0600h ~ 0x07FFh WMAC Configuration 323 * 324 *----------------------------------------------------- 325 */ 326#define REG_MAC_CR 0x0600 327#define REG_BWOPMODE 0x0603 328#define REG_TCR 0x0604 329#define REG_RCR 0x0608 330#define REG_RX_PKT_LIMIT 0x060C 331#define REG_RX_DLK_TIME 0x060D 332#define REG_RX_DRVINFO_SZ 0x060F 333 334#define REG_MACID 0x0610 335#define REG_BSSID 0x0618 336#define REG_MAR 0x0620 337#define REG_MBIDCAMCFG 0x0628 338 339#define REG_USTIME_EDCA 0x0638 340#define REG_MAC_SPEC_SIFS 0x063A 341#define REG_RESP_SIFS_CCK 0x063C 342#define REG_RESP_SIFS_OFDM 0x063E 343#define REG_ACKTO 0x0640 344#define REG_CTS2TO 0x0641 345#define REG_EIFS 0x0642 346 347#define REG_NAV_UPPER 0x0652 348 349/* Security*/ 350#define REG_CAMCMD 0x0670 351#define REG_CAMWRITE 0x0674 352#define REG_CAMREAD 0x0678 353#define REG_CAMDBG 0x067C 354#define REG_SECCFG 0x0680 355 356/* Power*/ 357#define REG_WOW_CTRL 0x0690 358#define REG_PS_RX_INFO 0x0692 359#define REG_UAPSD_TID 0x0693 360#define REG_WKFMCAM_NUM 0x0698 361#define REG_WKFMCAM_RWD 0x069C 362#define REG_RXFLTMAP0 0x06A0 363#define REG_RXFLTMAP1 0x06A2 364#define REG_RXFLTMAP2 0x06A4 365#define REG_BCN_PSR_RPT 0x06A8 366#define REG_BT_COEX_TABLE 0x06C0 367#define REG_BFMER0_INFO 0x06E4 368#define REG_BFMER1_INFO 0x06EC 369#define REG_CSI_RPT_PARAM_BW20 0x06F4 370#define REG_CSI_RPT_PARAM_BW40 0x06F8 371#define REG_CSI_RPT_PARAM_BW80 0x06FC 372/* Hardware Port 2*/ 373#define REG_MACID1 0x0700 374#define REG_BSSID1 0x0708 375#define REG_BFMEE_SEL 0x0714 376#define REG_SND_PTCL_CTRL 0x0718 377 378#define CR9346 REG_9346CR 379#define MSR (REG_CR + 2) 380#define ISR REG_HISR 381#define TSFR REG_TSFTR 382 383#define MACIDR0 REG_MACID 384#define MACIDR4 (REG_MACID + 4) 385 386#define PBP REG_PBP 387 388#define IDR0 MACIDR0 389#define IDR4 MACIDR4 390 391#define UNUSED_REGISTER 0x1BF 392#define DCAM UNUSED_REGISTER 393#define PSR UNUSED_REGISTER 394#define BBADDR UNUSED_REGISTER 395#define PHYDATAR UNUSED_REGISTER 396 397#define INVALID_BBRF_VALUE 0x12345678 398 399#define MAX_MSS_DENSITY_2T 0x13 400#define MAX_MSS_DENSITY_1T 0x0A 401 402#define CMDEEPROM_EN BIT(5) 403#define CMDEEPROM_SEL BIT(4) 404#define CMD9346CR_9356SEL BIT(4) 405#define AUTOLOAD_EEPROM (CMDEEPROM_EN | CMDEEPROM_SEL) 406#define AUTOLOAD_EFUSE CMDEEPROM_EN 407 408#define GPIOSEL_GPIO 0 409#define GPIOSEL_ENBT BIT(5) 410 411#define GPIO_IN REG_GPIO_PIN_CTRL 412#define GPIO_OUT (REG_GPIO_PIN_CTRL + 1) 413#define GPIO_IO_SEL (REG_GPIO_PIN_CTRL + 2) 414#define GPIO_MOD (REG_GPIO_PIN_CTRL + 3) 415 416#define MSR_NOLINK 0x00 417#define MSR_ADHOC 0x01 418#define MSR_INFRA 0x02 419#define MSR_AP 0x03 420 421#define RRSR_RSC_OFFSET 21 422#define RRSR_SHORT_OFFSET 23 423#define RRSR_RSC_BW_40M 0x600000 424#define RRSR_RSC_UPSUBCHNL 0x400000 425#define RRSR_RSC_LOWSUBCHNL 0x200000 426#define RRSR_SHORT 0x800000 427#define RRSR_1M BIT(0) 428#define RRSR_2M BIT(1) 429#define RRSR_5_5M BIT(2) 430#define RRSR_11M BIT(3) 431#define RRSR_6M BIT(4) 432#define RRSR_9M BIT(5) 433#define RRSR_12M BIT(6) 434#define RRSR_18M BIT(7) 435#define RRSR_24M BIT(8) 436#define RRSR_36M BIT(9) 437#define RRSR_48M BIT(10) 438#define RRSR_54M BIT(11) 439#define RRSR_MCS0 BIT(12) 440#define RRSR_MCS1 BIT(13) 441#define RRSR_MCS2 BIT(14) 442#define RRSR_MCS3 BIT(15) 443#define RRSR_MCS4 BIT(16) 444#define RRSR_MCS5 BIT(17) 445#define RRSR_MCS6 BIT(18) 446#define RRSR_MCS7 BIT(19) 447#define BRSR_ACKSHORTPMB BIT(23) 448 449#define RATR_1M 0x00000001 450#define RATR_2M 0x00000002 451#define RATR_55M 0x00000004 452#define RATR_11M 0x00000008 453#define RATR_6M 0x00000010 454#define RATR_9M 0x00000020 455#define RATR_12M 0x00000040 456#define RATR_18M 0x00000080 457#define RATR_24M 0x00000100 458#define RATR_36M 0x00000200 459#define RATR_48M 0x00000400 460#define RATR_54M 0x00000800 461#define RATR_MCS0 0x00001000 462#define RATR_MCS1 0x00002000 463#define RATR_MCS2 0x00004000 464#define RATR_MCS3 0x00008000 465#define RATR_MCS4 0x00010000 466#define RATR_MCS5 0x00020000 467#define RATR_MCS6 0x00040000 468#define RATR_MCS7 0x00080000 469#define RATR_MCS8 0x00100000 470#define RATR_MCS9 0x00200000 471#define RATR_MCS10 0x00400000 472#define RATR_MCS11 0x00800000 473#define RATR_MCS12 0x01000000 474#define RATR_MCS13 0x02000000 475#define RATR_MCS14 0x04000000 476#define RATR_MCS15 0x08000000 477 478#define RATE_1M BIT(0) 479#define RATE_2M BIT(1) 480#define RATE_5_5M BIT(2) 481#define RATE_11M BIT(3) 482#define RATE_6M BIT(4) 483#define RATE_9M BIT(5) 484#define RATE_12M BIT(6) 485#define RATE_18M BIT(7) 486#define RATE_24M BIT(8) 487#define RATE_36M BIT(9) 488#define RATE_48M BIT(10) 489#define RATE_54M BIT(11) 490#define RATE_MCS0 BIT(12) 491#define RATE_MCS1 BIT(13) 492#define RATE_MCS2 BIT(14) 493#define RATE_MCS3 BIT(15) 494#define RATE_MCS4 BIT(16) 495#define RATE_MCS5 BIT(17) 496#define RATE_MCS6 BIT(18) 497#define RATE_MCS7 BIT(19) 498#define RATE_MCS8 BIT(20) 499#define RATE_MCS9 BIT(21) 500#define RATE_MCS10 BIT(22) 501#define RATE_MCS11 BIT(23) 502#define RATE_MCS12 BIT(24) 503#define RATE_MCS13 BIT(25) 504#define RATE_MCS14 BIT(26) 505#define RATE_MCS15 BIT(27) 506 507#define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | RATR_11M) 508#define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | RATR_18M |\ 509 RATR_24M | RATR_36M | RATR_48M | RATR_54M) 510#define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 |\ 511 RATR_MCS3 | RATR_MCS4 | RATR_MCS5 |\ 512 RATR_MCS6 | RATR_MCS7) 513#define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 |\ 514 RATR_MCS11 | RATR_MCS12 | RATR_MCS13 |\ 515 RATR_MCS14 | RATR_MCS15) 516 517#define BW_OPMODE_20MHZ BIT(2) 518#define BW_OPMODE_5G BIT(1) 519#define CAM_VALID BIT(15) 520#define CAM_NOTVALID 0x0000 521#define CAM_USEDK BIT(5) 522 523#define CAM_NONE 0x0 524#define CAM_WEP40 0x01 525#define CAM_TKIP 0x02 526#define CAM_AES 0x04 527#define CAM_WEP104 0x05 528 529#define TOTAL_CAM_ENTRY 32 530#define HALF_CAM_ENTRY 16 531 532#define CAM_WRITE BIT(16) 533#define CAM_READ 0x00000000 534#define CAM_POLLINIG BIT(31) 535 536#define SCR_USEDK 0x01 537#define SCR_TXSEC_ENABLE 0x02 538#define SCR_RXSEC_ENABLE 0x04 539 540/********************************************* 541* 8192EE IMR/ISR bits 542**********************************************/ 543#define IMR_DISABLED 0x0 544/* IMR DW0(0x0060-0063) Bit 0-31 */ 545#define IMR_TIMER2 BIT(31) 546#define IMR_TIMER1 BIT(30) 547#define IMR_PSTIMEOUT BIT(29) 548#define IMR_GTINT4 BIT(28) 549#define IMR_GTINT3 BIT(27) 550#define IMR_TBDER BIT(26) 551#define IMR_TBDOK BIT(25) 552#define IMR_TSF_BIT32_TOGGLE BIT(24) 553#define IMR_BCNDMAINT0 BIT(20) 554#define IMR_BCNDOK0 BIT(16) 555#define IMR_BCNDMAINT_E BIT(14) 556#define IMR_ATIMEND BIT(12) 557#define IMR_HISR1_IND_INT BIT(11) 558#define IMR_C2HCMD BIT(10) 559#define IMR_CPWM2 BIT(9) 560#define IMR_CPWM BIT(8) 561#define IMR_HIGHDOK BIT(7) 562#define IMR_MGNTDOK BIT(6) 563#define IMR_BKDOK BIT(5) 564#define IMR_BEDOK BIT(4) 565#define IMR_VIDOK BIT(3) 566#define IMR_VODOK BIT(2) 567#define IMR_RDU BIT(1) 568#define IMR_ROK BIT(0) 569 570/* IMR DW1(0x00B4-00B7) Bit 0-31 */ 571#define IMR_MCUERR BIT(28) 572#define IMR_BCNDMAINT7 BIT(27) 573#define IMR_BCNDMAINT6 BIT(26) 574#define IMR_BCNDMAINT5 BIT(25) 575#define IMR_BCNDMAINT4 BIT(24) 576#define IMR_BCNDMAINT3 BIT(23) 577#define IMR_BCNDMAINT2 BIT(22) 578#define IMR_BCNDMAINT1 BIT(21) 579#define IMR_BCNDOK7 BIT(20) 580#define IMR_BCNDOK6 BIT(19) 581#define IMR_BCNDOK5 BIT(18) 582#define IMR_BCNDOK4 BIT(17) 583#define IMR_BCNDOK3 BIT(16) 584#define IMR_BCNDOK2 BIT(15) 585#define IMR_BCNDOK1 BIT(14) 586#define IMR_ATIMEND_E BIT(13) 587#define IMR_TXERR BIT(11) 588#define IMR_RXERR BIT(10) 589#define IMR_TXFOVW BIT(9) 590#define IMR_RXFOVW BIT(8) 591 592#define HWSET_MAX_SIZE 512 593#define EFUSE_MAX_SECTION 64 594#define EFUSE_REAL_CONTENT_LEN 256 595#define EFUSE_OOB_PROTECT_BYTES 18 596 597#define EEPROM_DEFAULT_TSSI 0x0 598#define EEPROM_DEFAULT_TXPOWERDIFF 0x0 599#define EEPROM_DEFAULT_CRYSTALCAP 0x5 600#define EEPROM_DEFAULT_BOARDTYPE 0x02 601#define EEPROM_DEFAULT_TXPOWER 0x1010 602#define EEPROM_DEFAULT_HT2T_TXPWR 0x10 603 604#define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3 605#define EEPROM_DEFAULT_THERMALMETER 0x1A 606#define EEPROM_DEFAULT_ANTTXPOWERDIFF 0x0 607#define EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP 0x5 608#define EEPROM_DEFAULT_TXPOWERLEVEL 0x22 609#define EEPROM_DEFAULT_HT40_2SDIFF 0x0 610#define EEPROM_DEFAULT_HT20_DIFF 2 611#define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3 612#define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0 613#define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0 614 615#define RF_OPTION1 0x79 616#define RF_OPTION2 0x7A 617#define RF_OPTION3 0x7B 618#define RF_OPTION4 0x7C 619 620#define EEPROM_DEFAULT_PID 0x1234 621#define EEPROM_DEFAULT_VID 0x5678 622#define EEPROM_DEFAULT_CUSTOMERID 0xAB 623#define EEPROM_DEFAULT_SUBCUSTOMERID 0xCD 624#define EEPROM_DEFAULT_VERSION 0 625 626#define EEPROM_CHANNEL_PLAN_FCC 0x0 627#define EEPROM_CHANNEL_PLAN_IC 0x1 628#define EEPROM_CHANNEL_PLAN_ETSI 0x2 629#define EEPROM_CHANNEL_PLAN_SPAIN 0x3 630#define EEPROM_CHANNEL_PLAN_FRANCE 0x4 631#define EEPROM_CHANNEL_PLAN_MKK 0x5 632#define EEPROM_CHANNEL_PLAN_MKK1 0x6 633#define EEPROM_CHANNEL_PLAN_ISRAEL 0x7 634#define EEPROM_CHANNEL_PLAN_TELEC 0x8 635#define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9 636#define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA 637#define EEPROM_CHANNEL_PLAN_NCC 0xB 638#define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80 639 640#define EEPROM_CID_DEFAULT 0x0 641#define EEPROM_CID_TOSHIBA 0x4 642#define EEPROM_CID_CCX 0x10 643#define EEPROM_CID_QMI 0x0D 644#define EEPROM_CID_WHQL 0xFE 645 646#define RTL8192E_EEPROM_ID 0x8129 647 648#define EEPROM_HPON 0x02 649#define EEPROM_CLK 0x06 650#define EEPROM_TESTR 0x08 651 652#define EEPROM_TXPOWERCCK 0x10 653#define EEPROM_TXPOWERHT40_1S 0x16 654#define EEPROM_TXPOWERHT20DIFF 0x1B 655#define EEPROM_TXPOWER_OFDMDIFF 0x1B 656 657#define EEPROM_TX_PWR_INX 0x10 658 659#define EEPROM_CHANNELPLAN 0xB8 660#define EEPROM_XTAL_92E 0xB9 661#define EEPROM_THERMAL_METER_92E 0xBA 662#define EEPROM_IQK_LCK_92E 0xBB 663 664#define EEPROM_RF_BOARD_OPTION_92E 0xC1 665#define EEPROM_RF_FEATURE_OPTION_92E 0xC2 666#define EEPROM_RF_BT_SETTING_92E 0xC3 667#define EEPROM_VERSION 0xC4 668#define EEPROM_CUSTOMER_ID 0xC5 669#define EEPROM_RF_ANTENNA_OPT_92E 0xC9 670 671#define EEPROM_MAC_ADDR 0xD0 672#define EEPROM_VID 0xD6 673#define EEPROM_DID 0xD8 674#define EEPROM_SVID 0xDA 675#define EEPROM_SMID 0xDC 676 677#define STOPBECON BIT(6) 678#define STOPHIGHT BIT(5) 679#define STOPMGT BIT(4) 680#define STOPVO BIT(3) 681#define STOPVI BIT(2) 682#define STOPBE BIT(1) 683#define STOPBK BIT(0) 684 685#define RCR_APPFCS BIT(31) 686#define RCR_APP_MIC BIT(30) 687#define RCR_APP_ICV BIT(29) 688#define RCR_APP_PHYST_RXFF BIT(28) 689#define RCR_APP_BA_SSN BIT(27) 690#define RCR_ENMBID BIT(24) 691#define RCR_LSIGEN BIT(23) 692#define RCR_MFBEN BIT(22) 693#define RCR_HTC_LOC_CTRL BIT(14) 694#define RCR_AMF BIT(13) 695#define RCR_ACF BIT(12) 696#define RCR_ADF BIT(11) 697#define RCR_AICV BIT(9) 698#define RCR_ACRC32 BIT(8) 699#define RCR_CBSSID_BCN BIT(7) 700#define RCR_CBSSID_DATA BIT(6) 701#define RCR_CBSSID RCR_CBSSID_DATA 702#define RCR_APWRMGT BIT(5) 703#define RCR_ADD3 BIT(4) 704#define RCR_AB BIT(3) 705#define RCR_AM BIT(2) 706#define RCR_APM BIT(1) 707#define RCR_AAP BIT(0) 708#define RCR_MXDMA_OFFSET 8 709#define RCR_FIFO_OFFSET 13 710 711#define RSV_CTRL 0x001C 712#define RD_CTRL 0x0524 713 714#define REG_USB_INFO 0xFE17 715#define REG_USB_SPECIAL_OPTION 0xFE55 716#define REG_USB_DMA_AGG_TO 0xFE5B 717#define REG_USB_AGG_TO 0xFE5C 718#define REG_USB_AGG_TH 0xFE5D 719 720#define REG_USB_VID 0xFE60 721#define REG_USB_PID 0xFE62 722#define REG_USB_OPTIONAL 0xFE64 723#define REG_USB_CHIRP_K 0xFE65 724#define REG_USB_PHY 0xFE66 725#define REG_USB_MAC_ADDR 0xFE70 726#define REG_USB_HRPWM 0xFE58 727#define REG_USB_HCPWM 0xFE57 728 729#define SW18_FPWM BIT(3) 730 731#define ISO_MD2PP BIT(0) 732#define ISO_UA2USB BIT(1) 733#define ISO_UD2CORE BIT(2) 734#define ISO_PA2PCIE BIT(3) 735#define ISO_PD2CORE BIT(4) 736#define ISO_IP2MAC BIT(5) 737#define ISO_DIOP BIT(6) 738#define ISO_DIOE BIT(7) 739#define ISO_EB2CORE BIT(8) 740#define ISO_DIOR BIT(9) 741 742#define PWC_EV25V BIT(14) 743#define PWC_EV12V BIT(15) 744 745#define FEN_BBRSTB BIT(0) 746#define FEN_BB_GLB_RSTN BIT(1) 747#define FEN_USBA BIT(2) 748#define FEN_UPLL BIT(3) 749#define FEN_USBD BIT(4) 750#define FEN_DIO_PCIE BIT(5) 751#define FEN_PCIEA BIT(6) 752#define FEN_PPLL BIT(7) 753#define FEN_PCIED BIT(8) 754#define FEN_DIOE BIT(9) 755#define FEN_CPUEN BIT(10) 756#define FEN_DCORE BIT(11) 757#define FEN_ELDR BIT(12) 758#define FEN_DIO_RF BIT(13) 759#define FEN_HWPDN BIT(14) 760#define FEN_MREGEN BIT(15) 761 762#define PFM_LDALL BIT(0) 763#define PFM_ALDN BIT(1) 764#define PFM_LDKP BIT(2) 765#define PFM_WOWL BIT(3) 766#define ENPDN BIT(4) 767#define PDN_PL BIT(5) 768#define APFM_ONMAC BIT(8) 769#define APFM_OFF BIT(9) 770#define APFM_RSM BIT(10) 771#define AFSM_HSUS BIT(11) 772#define AFSM_PCIE BIT(12) 773#define APDM_MAC BIT(13) 774#define APDM_HOST BIT(14) 775#define APDM_HPDN BIT(15) 776#define RDY_MACON BIT(16) 777#define SUS_HOST BIT(17) 778#define ROP_ALD BIT(20) 779#define ROP_PWR BIT(21) 780#define ROP_SPS BIT(22) 781#define SOP_MRST BIT(25) 782#define SOP_FUSE BIT(26) 783#define SOP_ABG BIT(27) 784#define SOP_AMB BIT(28) 785#define SOP_RCK BIT(29) 786#define SOP_A8M BIT(30) 787#define XOP_BTCK BIT(31) 788 789#define ANAD16V_EN BIT(0) 790#define ANA8M BIT(1) 791#define MACSLP BIT(4) 792#define LOADER_CLK_EN BIT(5) 793#define _80M_SSC_DIS BIT(7) 794#define _80M_SSC_EN_HO BIT(8) 795#define PHY_SSC_RSTB BIT(9) 796#define SEC_CLK_EN BIT(10) 797#define MAC_CLK_EN BIT(11) 798#define SYS_CLK_EN BIT(12) 799#define RING_CLK_EN BIT(13) 800 801#define BOOT_FROM_EEPROM BIT(4) 802#define EEPROM_EN BIT(5) 803 804#define AFE_BGEN BIT(0) 805#define AFE_MBEN BIT(1) 806#define MAC_ID_EN BIT(7) 807 808#define WLOCK_ALL BIT(0) 809#define WLOCK_00 BIT(1) 810#define WLOCK_04 BIT(2) 811#define WLOCK_08 BIT(3) 812#define WLOCK_40 BIT(4) 813#define R_DIS_PRST_0 BIT(5) 814#define R_DIS_PRST_1 BIT(6) 815#define LOCK_ALL_EN BIT(7) 816 817#define RF_EN BIT(0) 818#define RF_RSTB BIT(1) 819#define RF_SDMRSTB BIT(2) 820 821#define LDA15_EN BIT(0) 822#define LDA15_STBY BIT(1) 823#define LDA15_OBUF BIT(2) 824#define LDA15_REG_VOS BIT(3) 825#define _LDA15_VOADJ(x) (((x) & 0x7) << 4) 826 827#define LDV12_EN BIT(0) 828#define LDV12_SDBY BIT(1) 829#define LPLDO_HSM BIT(2) 830#define LPLDO_LSM_DIS BIT(3) 831#define _LDV12_VADJ(x) (((x) & 0xF) << 4) 832 833#define XTAL_EN BIT(0) 834#define XTAL_BSEL BIT(1) 835#define _XTAL_BOSC(x) (((x) & 0x3) << 2) 836#define _XTAL_CADJ(x) (((x) & 0xF) << 4) 837#define XTAL_GATE_USB BIT(8) 838#define _XTAL_USB_DRV(x) (((x) & 0x3) << 9) 839#define XTAL_GATE_AFE BIT(11) 840#define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12) 841#define XTAL_RF_GATE BIT(14) 842#define _XTAL_RF_DRV(x) (((x) & 0x3) << 15) 843#define XTAL_GATE_DIG BIT(17) 844#define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18) 845#define XTAL_BT_GATE BIT(20) 846#define _XTAL_BT_DRV(x) (((x) & 0x3) << 21) 847#define _XTAL_GPIO(x) (((x) & 0x7) << 23) 848 849#define CKDLY_AFE BIT(26) 850#define CKDLY_USB BIT(27) 851#define CKDLY_DIG BIT(28) 852#define CKDLY_BT BIT(29) 853 854#define APLL_EN BIT(0) 855#define APLL_320_EN BIT(1) 856#define APLL_FREF_SEL BIT(2) 857#define APLL_EDGE_SEL BIT(3) 858#define APLL_WDOGB BIT(4) 859#define APLL_LPFEN BIT(5) 860 861#define APLL_REF_CLK_13MHZ 0x1 862#define APLL_REF_CLK_19_2MHZ 0x2 863#define APLL_REF_CLK_20MHZ 0x3 864#define APLL_REF_CLK_25MHZ 0x4 865#define APLL_REF_CLK_26MHZ 0x5 866#define APLL_REF_CLK_38_4MHZ 0x6 867#define APLL_REF_CLK_40MHZ 0x7 868 869#define APLL_320EN BIT(14) 870#define APLL_80EN BIT(15) 871#define APLL_1MEN BIT(24) 872 873#define ALD_EN BIT(18) 874#define EF_PD BIT(19) 875#define EF_FLAG BIT(31) 876 877#define EF_TRPT BIT(7) 878#define LDOE25_EN BIT(31) 879 880#define RSM_EN BIT(0) 881#define TIMER_EN BIT(4) 882 883#define TRSW0EN BIT(2) 884#define TRSW1EN BIT(3) 885#define EROM_EN BIT(4) 886#define ENBT BIT(5) 887#define ENUART BIT(8) 888#define UART_910 BIT(9) 889#define ENPMAC BIT(10) 890#define SIC_SWRST BIT(11) 891#define ENSIC BIT(12) 892#define SIC_23 BIT(13) 893#define ENHDP BIT(14) 894#define SIC_LBK BIT(15) 895 896#define LED0PL BIT(4) 897#define LED1PL BIT(12) 898#define LED0DIS BIT(7) 899 900#define MCUFWDL_EN BIT(0) 901#define MCUFWDL_RDY BIT(1) 902#define FWDL_CHKSUM_RPT BIT(2) 903#define MACINI_RDY BIT(3) 904#define BBINI_RDY BIT(4) 905#define RFINI_RDY BIT(5) 906#define WINTINI_RDY BIT(6) 907#define CPRST BIT(23) 908 909#define XCLK_VLD BIT(0) 910#define ACLK_VLD BIT(1) 911#define UCLK_VLD BIT(2) 912#define PCLK_VLD BIT(3) 913#define PCIRSTB BIT(4) 914#define V15_VLD BIT(5) 915#define TRP_B15V_EN BIT(7) 916#define SIC_IDLE BIT(8) 917#define BD_MAC2 BIT(9) 918#define BD_MAC1 BIT(10) 919#define IC_MACPHY_MODE BIT(11) 920#define VENDOR_ID BIT(19) 921#define PAD_HWPD_IDN BIT(22) 922#define TRP_VAUX_EN BIT(23) 923#define TRP_BT_EN BIT(24) 924#define BD_PKG_SEL BIT(25) 925#define BD_HCI_SEL BIT(26) 926#define TYPE_ID BIT(27) 927 928#define CHIP_VER_RTL_MASK 0xF000 929#define CHIP_VER_RTL_SHIFT 12 930 931#define REG_LBMODE (REG_CR + 3) 932 933#define HCI_TXDMA_EN BIT(0) 934#define HCI_RXDMA_EN BIT(1) 935#define TXDMA_EN BIT(2) 936#define RXDMA_EN BIT(3) 937#define PROTOCOL_EN BIT(4) 938#define SCHEDULE_EN BIT(5) 939#define MACTXEN BIT(6) 940#define MACRXEN BIT(7) 941#define ENSWBCN BIT(8) 942#define ENSEC BIT(9) 943 944#define _NETTYPE(x) (((x) & 0x3) << 16) 945#define MASK_NETTYPE 0x30000 946#define NT_NO_LINK 0x0 947#define NT_LINK_AD_HOC 0x1 948#define NT_LINK_AP 0x2 949#define NT_AS_AP 0x3 950 951#define _LBMODE(x) (((x) & 0xF) << 24) 952#define MASK_LBMODE 0xF000000 953#define LOOPBACK_NORMAL 0x0 954#define LOOPBACK_IMMEDIATELY 0xB 955#define LOOPBACK_MAC_DELAY 0x3 956#define LOOPBACK_PHY 0x1 957#define LOOPBACK_DMA 0x7 958 959#define GET_RX_PAGE_SIZE(value) ((value) & 0xF) 960#define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4) 961#define _PSRX_MASK 0xF 962#define _PSTX_MASK 0xF0 963#define _PSRX(x) (x) 964#define _PSTX(x) ((x) << 4) 965 966#define PBP_64 0x0 967#define PBP_128 0x1 968#define PBP_256 0x2 969#define PBP_512 0x3 970#define PBP_1024 0x4 971 972#define RXDMA_ARBBW_EN BIT(0) 973#define RXSHFT_EN BIT(1) 974#define RXDMA_AGG_EN BIT(2) 975#define QS_VO_QUEUE BIT(8) 976#define QS_VI_QUEUE BIT(9) 977#define QS_BE_QUEUE BIT(10) 978#define QS_BK_QUEUE BIT(11) 979#define QS_MANAGER_QUEUE BIT(12) 980#define QS_HIGH_QUEUE BIT(13) 981 982#define HQSEL_VOQ BIT(0) 983#define HQSEL_VIQ BIT(1) 984#define HQSEL_BEQ BIT(2) 985#define HQSEL_BKQ BIT(3) 986#define HQSEL_MGTQ BIT(4) 987#define HQSEL_HIQ BIT(5) 988 989#define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14) 990#define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12) 991#define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10) 992#define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8) 993#define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6) 994#define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4) 995 996#define QUEUE_LOW 1 997#define QUEUE_NORMAL 2 998#define QUEUE_HIGH 3 999 1000#define _LLT_NO_ACTIVE 0x0 1001#define _LLT_WRITE_ACCESS 0x1 1002#define _LLT_READ_ACCESS 0x2 1003 1004#define _LLT_INIT_DATA(x) ((x) & 0xFF) 1005#define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8) 1006#define _LLT_OP(x) (((x) & 0x3) << 30) 1007#define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3) 1008 1009#define BB_WRITE_READ_MASK (BIT(31) | BIT(30)) 1010#define BB_WRITE_EN BIT(30) 1011#define BB_READ_EN BIT(31) 1012 1013#define _HPQ(x) ((x) & 0xFF) 1014#define _LPQ(x) (((x) & 0xFF) << 8) 1015#define _PUBQ(x) (((x) & 0xFF) << 16) 1016#define _NPQ(x) ((x) & 0xFF) 1017 1018#define HPQ_PUBLIC_DIS BIT(24) 1019#define LPQ_PUBLIC_DIS BIT(25) 1020#define LD_RQPN BIT(31) 1021 1022#define BCN_VALID BIT(16) 1023#define BCN_HEAD(x) (((x) & 0xFF) << 8) 1024#define BCN_HEAD_MASK 0xFF00 1025 1026#define BLK_DESC_NUM_SHIFT 4 1027#define BLK_DESC_NUM_MASK 0xF 1028 1029#define DROP_DATA_EN BIT(9) 1030 1031#define EN_AMPDU_RTY_NEW BIT(7) 1032 1033#define _INIRTSMCS_SEL(x) ((x) & 0x3F) 1034 1035#define _SPEC_SIFS_CCK(x) ((x) & 0xFF) 1036#define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8) 1037 1038#define RATE_REG_BITMAP_ALL 0xFFFFF 1039 1040#define _RRSC_BITMAP(x) ((x) & 0xFFFFF) 1041 1042#define _RRSR_RSC(x) (((x) & 0x3) << 21) 1043#define RRSR_RSC_RESERVED 0x0 1044#define RRSR_RSC_UPPER_SUBCHANNEL 0x1 1045#define RRSR_RSC_LOWER_SUBCHANNEL 0x2 1046#define RRSR_RSC_DUPLICATE_MODE 0x3 1047 1048#define USE_SHORT_G1 BIT(20) 1049 1050#define _AGGLMT_MCS0(x) ((x) & 0xF) 1051#define _AGGLMT_MCS1(x) (((x) & 0xF) << 4) 1052#define _AGGLMT_MCS2(x) (((x) & 0xF) << 8) 1053#define _AGGLMT_MCS3(x) (((x) & 0xF) << 12) 1054#define _AGGLMT_MCS4(x) (((x) & 0xF) << 16) 1055#define _AGGLMT_MCS5(x) (((x) & 0xF) << 20) 1056#define _AGGLMT_MCS6(x) (((x) & 0xF) << 24) 1057#define _AGGLMT_MCS7(x) (((x) & 0xF) << 28) 1058 1059#define RETRY_LIMIT_SHORT_SHIFT 8 1060#define RETRY_LIMIT_LONG_SHIFT 0 1061 1062#define _DARF_RC1(x) ((x) & 0x1F) 1063#define _DARF_RC2(x) (((x) & 0x1F) << 8) 1064#define _DARF_RC3(x) (((x) & 0x1F) << 16) 1065#define _DARF_RC4(x) (((x) & 0x1F) << 24) 1066#define _DARF_RC5(x) ((x) & 0x1F) 1067#define _DARF_RC6(x) (((x) & 0x1F) << 8) 1068#define _DARF_RC7(x) (((x) & 0x1F) << 16) 1069#define _DARF_RC8(x) (((x) & 0x1F) << 24) 1070 1071#define _RARF_RC1(x) ((x) & 0x1F) 1072#define _RARF_RC2(x) (((x) & 0x1F) << 8) 1073#define _RARF_RC3(x) (((x) & 0x1F) << 16) 1074#define _RARF_RC4(x) (((x) & 0x1F) << 24) 1075#define _RARF_RC5(x) ((x) & 0x1F) 1076#define _RARF_RC6(x) (((x) & 0x1F) << 8) 1077#define _RARF_RC7(x) (((x) & 0x1F) << 16) 1078#define _RARF_RC8(x) (((x) & 0x1F) << 24) 1079 1080#define AC_PARAM_TXOP_LIMIT_OFFSET 16 1081#define AC_PARAM_ECW_MAX_OFFSET 12 1082#define AC_PARAM_ECW_MIN_OFFSET 8 1083#define AC_PARAM_AIFS_OFFSET 0 1084 1085#define _AIFS(x) (x) 1086#define _ECW_MAX_MIN(x) ((x) << 8) 1087#define _TXOP_LIMIT(x) ((x) << 16) 1088 1089#define _BCNIFS(x) ((x) & 0xFF) 1090#define _BCNECW(x) ((((x) & 0xF)) << 8) 1091 1092#define _LRL(x) ((x) & 0x3F) 1093#define _SRL(x) (((x) & 0x3F) << 8) 1094 1095#define _SIFS_CCK_CTX(x) ((x) & 0xFF) 1096#define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8) 1097 1098#define _SIFS_OFDM_CTX(x) ((x) & 0xFF) 1099#define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8) 1100 1101#define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8) 1102 1103#define DIS_EDCA_CNT_DWN BIT(11) 1104 1105#define EN_MBSSID BIT(1) 1106#define EN_TXBCN_RPT BIT(2) 1107#define EN_BCN_FUNCTION BIT(3) 1108 1109#define TSFTR_RST BIT(0) 1110#define TSFTR1_RST BIT(1) 1111 1112#define STOP_BCNQ BIT(6) 1113 1114#define DIS_TSF_UDT0_NORMAL_CHIP BIT(4) 1115#define DIS_TSF_UDT0_TEST_CHIP BIT(5) 1116 1117#define ACMHW_HWEN BIT(0) 1118#define ACMHW_BEQEN BIT(1) 1119#define ACMHW_VIQEN BIT(2) 1120#define ACMHW_VOQEN BIT(3) 1121#define ACMHW_BEQSTATUS BIT(4) 1122#define ACMHW_VIQSTATUS BIT(5) 1123#define ACMHW_VOQSTATUS BIT(6) 1124 1125#define APSDOFF BIT(6) 1126#define APSDOFF_STATUS BIT(7) 1127 1128#define BW_20MHZ BIT(2) 1129 1130#define RATE_BITMAP_ALL 0xFFFFF 1131 1132#define RATE_RRSR_CCK_ONLY_1M 0xFFFF1 1133 1134#define TSFRST BIT(0) 1135#define DIS_GCLK BIT(1) 1136#define PAD_SEL BIT(2) 1137#define PWR_ST BIT(6) 1138#define PWRBIT_OW_EN BIT(7) 1139#define ACRC BIT(8) 1140#define CFENDFORM BIT(9) 1141#define ICV BIT(10) 1142 1143#define AAP BIT(0) 1144#define APM BIT(1) 1145#define AM BIT(2) 1146#define AB BIT(3) 1147#define ADD3 BIT(4) 1148#define APWRMGT BIT(5) 1149#define CBSSID BIT(6) 1150#define CBSSID_DATA BIT(6) 1151#define CBSSID_BCN BIT(7) 1152#define ACRC32 BIT(8) 1153#define AICV BIT(9) 1154#define ADF BIT(11) 1155#define ACF BIT(12) 1156#define AMF BIT(13) 1157#define HTC_LOC_CTRL BIT(14) 1158#define UC_DATA_EN BIT(16) 1159#define BM_DATA_EN BIT(17) 1160#define MFBEN BIT(22) 1161#define LSIGEN BIT(23) 1162#define ENMBID BIT(24) 1163#define APP_BASSN BIT(27) 1164#define APP_PHYSTS BIT(28) 1165#define APP_ICV BIT(29) 1166#define APP_MIC BIT(30) 1167#define APP_FCS BIT(31) 1168 1169#define _MIN_SPACE(x) ((x) & 0x7) 1170#define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3) 1171 1172#define RXERR_TYPE_OFDM_PPDU 0 1173#define RXERR_TYPE_OFDM_FALSE_ALARM 1 1174#define RXERR_TYPE_OFDM_MPDU_OK 2 1175#define RXERR_TYPE_OFDM_MPDU_FAIL 3 1176#define RXERR_TYPE_CCK_PPDU 4 1177#define RXERR_TYPE_CCK_FALSE_ALARM 5 1178#define RXERR_TYPE_CCK_MPDU_OK 6 1179#define RXERR_TYPE_CCK_MPDU_FAIL 7 1180#define RXERR_TYPE_HT_PPDU 8 1181#define RXERR_TYPE_HT_FALSE_ALARM 9 1182#define RXERR_TYPE_HT_MPDU_TOTAL 10 1183#define RXERR_TYPE_HT_MPDU_OK 11 1184#define RXERR_TYPE_HT_MPDU_FAIL 12 1185#define RXERR_TYPE_RX_FULL_DROP 15 1186 1187#define RXERR_COUNTER_MASK 0xFFFFF 1188#define RXERR_RPT_RST BIT(27) 1189#define _RXERR_RPT_SEL(type) ((type) << 28) 1190 1191#define SCR_TXUSEDK BIT(0) 1192#define SCR_RXUSEDK BIT(1) 1193#define SCR_TXENCENABLE BIT(2) 1194#define SCR_RXDECENABLE BIT(3) 1195#define SCR_SKBYA2 BIT(4) 1196#define SCR_NOSKMC BIT(5) 1197#define SCR_TXBCUSEDK BIT(6) 1198#define SCR_RXBCUSEDK BIT(7) 1199 1200#define USB_IS_HIGH_SPEED 0 1201#define USB_IS_FULL_SPEED 1 1202#define USB_SPEED_MASK BIT(5) 1203 1204#define USB_NORMAL_SIE_EP_MASK 0xF 1205#define USB_NORMAL_SIE_EP_SHIFT 4 1206 1207#define USB_TEST_EP_MASK 0x30 1208#define USB_TEST_EP_SHIFT 4 1209 1210#define USB_AGG_EN BIT(3) 1211 1212#define MAC_ADDR_LEN 6 1213#define LAST_ENTRY_OF_TX_PKT_BUFFER 175 1214 1215#define POLLING_LLT_THRESHOLD 20 1216#define POLLING_READY_TIMEOUT_COUNT 3000 1217 1218#define MAX_MSS_DENSITY_2T 0x13 1219#define MAX_MSS_DENSITY_1T 0x0A 1220 1221#define EPROM_CMD_OPERATING_MODE_MASK ((1 << 7) | (1 << 6)) 1222#define EPROM_CMD_CONFIG 0x3 1223#define EPROM_CMD_LOAD 1 1224 1225#define HWSET_MAX_SIZE_92S HWSET_MAX_SIZE 1226 1227#define HAL_8192C_HW_GPIO_WPS_BIT BIT(2) 1228 1229#define RPMAC_RESET 0x100 1230#define RPMAC_TXSTART 0x104 1231#define RPMAC_TXLEGACYSIG 0x108 1232#define RPMAC_TXHTSIG1 0x10c 1233#define RPMAC_TXHTSIG2 0x110 1234#define RPMAC_PHYDEBUG 0x114 1235#define RPMAC_TXPACKETNUM 0x118 1236#define RPMAC_TXIDLE 0x11c 1237#define RPMAC_TXMACHEADER0 0x120 1238#define RPMAC_TXMACHEADER1 0x124 1239#define RPMAC_TXMACHEADER2 0x128 1240#define RPMAC_TXMACHEADER3 0x12c 1241#define RPMAC_TXMACHEADER4 0x130 1242#define RPMAC_TXMACHEADER5 0x134 1243#define RPMAC_TXDADATYPE 0x138 1244#define RPMAC_TXRANDOMSEED 0x13c 1245#define RPMAC_CCKPLCPPREAMBLE 0x140 1246#define RPMAC_CCKPLCPHEADER 0x144 1247#define RPMAC_CCKCRC16 0x148 1248#define RPMAC_OFDMRXCRC32OK 0x170 1249#define RPMAC_OFDMRXCRC32ER 0x174 1250#define RPMAC_OFDMRXPARITYER 0x178 1251#define RPMAC_OFDMRXCRC8ER 0x17c 1252#define RPMAC_CCKCRXRC16ER 0x180 1253#define RPMAC_CCKCRXRC32ER 0x184 1254#define RPMAC_CCKCRXRC32OK 0x188 1255#define RPMAC_TXSTATUS 0x18c 1256 1257#define RFPGA0_RFMOD 0x800 1258 1259#define RFPGA0_TXINFO 0x804 1260#define RFPGA0_PSDFUNCTION 0x808 1261 1262#define RFPGA0_TXGAINSTAGE 0x80c 1263 1264#define RFPGA0_RFTIMING1 0x810 1265#define RFPGA0_RFTIMING2 0x814 1266 1267#define RFPGA0_XA_HSSIPARAMETER1 0x820 1268#define RFPGA0_XA_HSSIPARAMETER2 0x824 1269#define RFPGA0_XB_HSSIPARAMETER1 0x828 1270#define RFPGA0_XB_HSSIPARAMETER2 0x82c 1271 1272#define RFPGA0_XA_LSSIPARAMETER 0x840 1273#define RFPGA0_XB_LSSIPARAMETER 0x844 1274 1275#define RFPGA0_RFWAKEUPPARAMETER 0x850 1276#define RFPGA0_RFSLEEPUPPARAMETER 0x854 1277 1278#define RFPGA0_XAB_SWITCHCONTROL 0x858 1279#define RFPGA0_XCD_SWITCHCONTROL 0x85c 1280 1281#define RFPGA0_XA_RFINTERFACEOE 0x860 1282#define RFPGA0_XB_RFINTERFACEOE 0x864 1283 1284#define RFPGA0_XAB_RFINTERFACESW 0x870 1285#define RFPGA0_XCD_RFINTERFACESW 0x874 1286 1287#define RFPGA0_XAB_RFPARAMETER 0x878 1288#define RFPGA0_XCD_RFPARAMETER 0x87c 1289 1290#define RFPGA0_ANALOGPARAMETER1 0x880 1291#define RFPGA0_ANALOGPARAMETER2 0x884 1292#define RFPGA0_ANALOGPARAMETER3 0x888 1293#define RFPGA0_ANALOGPARAMETER4 0x88c 1294 1295#define RFPGA0_XA_LSSIREADBACK 0x8a0 1296#define RFPGA0_XB_LSSIREADBACK 0x8a4 1297#define RFPGA0_XC_LSSIREADBACK 0x8a8 1298#define RFPGA0_XD_LSSIREADBACK 0x8ac 1299 1300#define RFPGA0_PSDREPORT 0x8b4 1301#define TRANSCEIVEA_HSPI_READBACK 0x8b8 1302#define TRANSCEIVEB_HSPI_READBACK 0x8bc 1303#define REG_SC_CNT 0x8c4 1304#define RFPGA0_XAB_RFINTERFACERB 0x8e0 1305#define RFPGA0_XCD_RFINTERFACERB 0x8e4 1306 1307#define RFPGA1_RFMOD 0x900 1308 1309#define RFPGA1_TXBLOCK 0x904 1310#define RFPGA1_DEBUGSELECT 0x908 1311#define RFPGA1_TXINFO 0x90c 1312 1313#define RCCK0_SYSTEM 0xa00 1314 1315#define RCCK0_AFESETTING 0xa04 1316#define RCCK0_CCA 0xa08 1317 1318#define RCCK0_RXAGC1 0xa0c 1319#define RCCK0_RXAGC2 0xa10 1320 1321#define RCCK0_RXHP 0xa14 1322 1323#define RCCK0_DSPPARAMETER1 0xa18 1324#define RCCK0_DSPPARAMETER2 0xa1c 1325 1326#define RCCK0_TXFILTER1 0xa20 1327#define RCCK0_TXFILTER2 0xa24 1328#define RCCK0_DEBUGPORT 0xa28 1329#define RCCK0_FALSEALARMREPORT 0xa2c 1330#define RCCK0_TRSSIREPORT 0xa50 1331#define RCCK0_RXREPORT 0xa54 1332#define RCCK0_FACOUNTERLOWER 0xa5c 1333#define RCCK0_FACOUNTERUPPER 0xa58 1334#define RCCK0_CCA_CNT 0xa60 1335 1336/* PageB(0xB00) */ 1337#define RPDP_ANTA 0xb00 1338#define RPDP_ANTA_4 0xb04 1339#define RPDP_ANTA_8 0xb08 1340#define RPDP_ANTA_C 0xb0c 1341#define RPDP_ANTA_10 0xb10 1342#define RPDP_ANTA_14 0xb14 1343#define RPDP_ANTA_18 0xb18 1344#define RPDP_ANTA_1C 0xb1c 1345#define RPDP_ANTA_20 0xb20 1346#define RPDP_ANTA_24 0xb24 1347 1348#define RCONFIG_PMPD_ANTA 0xb28 1349#define RCONFIG_RAM64x16 0xb2c 1350 1351#define RBNDA 0xb30 1352#define RHSSIPAR 0xb34 1353 1354#define RCONFIG_ANTA 0xb68 1355#define RCONFIG_ANTB 0xb6c 1356 1357#define RPDP_ANTB 0xb70 1358#define RPDP_ANTB_4 0xb74 1359#define RPDP_ANTB_8 0xb78 1360#define RPDP_ANTB_C 0xb7c 1361#define RPDP_ANTB_10 0xb80 1362#define RPDP_ANTB_14 0xb84 1363#define RPDP_ANTB_18 0xb88 1364#define RPDP_ANTB_1C 0xb8c 1365#define RPDP_ANTB_20 0xb90 1366#define RPDP_ANTB_24 0xb94 1367 1368#define RCONFIG_PMPD_ANTB 0xb98 1369 1370#define RBNDB 0xba0 1371 1372#define RAPK 0xbd8 1373#define RPM_RX0_ANTA 0xbdc 1374#define RPM_RX1_ANTA 0xbe0 1375#define RPM_RX2_ANTA 0xbe4 1376#define RPM_RX3_ANTA 0xbe8 1377#define RPM_RX0_ANTB 0xbec 1378#define RPM_RX1_ANTB 0xbf0 1379#define RPM_RX2_ANTB 0xbf4 1380#define RPM_RX3_ANTB 0xbf8 1381 1382/*Page C*/ 1383#define ROFDM0_LSTF 0xc00 1384 1385#define ROFDM0_TRXPATHENABLE 0xc04 1386#define ROFDM0_TRMUXPAR 0xc08 1387#define ROFDM0_TRSWISOLATION 0xc0c 1388 1389#define ROFDM0_XARXAFE 0xc10 1390#define ROFDM0_XARXIQIMBALANCE 0xc14 1391#define ROFDM0_XBRXAFE 0xc18 1392#define ROFDM0_XBRXIQIMBALANCE 0xc1c 1393#define ROFDM0_XCRXAFE 0xc20 1394#define ROFDM0_XCRXIQIMBANLANCE 0xc24 1395#define ROFDM0_XDRXAFE 0xc28 1396#define ROFDM0_XDRXIQIMBALANCE 0xc2c 1397 1398#define ROFDM0_RXDETECTOR1 0xc30 1399#define ROFDM0_RXDETECTOR2 0xc34 1400#define ROFDM0_RXDETECTOR3 0xc38 1401#define ROFDM0_RXDETECTOR4 0xc3c 1402 1403#define ROFDM0_RXDSP 0xc40 1404#define ROFDM0_CFOANDDAGC 0xc44 1405#define ROFDM0_CCADROPTHRESHOLD 0xc48 1406#define ROFDM0_ECCATHRESHOLD 0xc4c 1407 1408#define ROFDM0_XAAGCCORE1 0xc50 1409#define ROFDM0_XAAGCCORE2 0xc54 1410#define ROFDM0_XBAGCCORE1 0xc58 1411#define ROFDM0_XBAGCCORE2 0xc5c 1412#define ROFDM0_XCAGCCORE1 0xc60 1413#define ROFDM0_XCAGCCORE2 0xc64 1414#define ROFDM0_XDAGCCORE1 0xc68 1415#define ROFDM0_XDAGCCORE2 0xc6c 1416 1417#define ROFDM0_AGCPARAMETER1 0xc70 1418#define ROFDM0_AGCPARAMETER2 0xc74 1419#define ROFDM0_AGCRSSITABLE 0xc78 1420#define ROFDM0_HTSTFAGC 0xc7c 1421 1422#define ROFDM0_XATXIQIMBALANCE 0xc80 1423#define ROFDM0_XATXAFE 0xc84 1424#define ROFDM0_XBTXIQIMBALANCE 0xc88 1425#define ROFDM0_XBTXAFE 0xc8c 1426#define ROFDM0_XCTXIQIMBALANCE 0xc90 1427#define ROFDM0_XCTXAFE 0xc94 1428#define ROFDM0_XDTXIQIMBALANCE 0xc98 1429#define ROFDM0_XDTXAFE 0xc9c 1430 1431#define ROFDM0_RXIQEXTANTA 0xca0 1432#define ROFDM0_TXCOEFF1 0xca4 1433#define ROFDM0_TXCOEFF2 0xca8 1434#define ROFDM0_TXCOEFF3 0xcac 1435#define ROFDM0_TXCOEFF4 0xcb0 1436#define ROFDM0_TXCOEFF5 0xcb4 1437#define ROFDM0_TXCOEFF6 0xcb8 1438 1439#define ROFDM0_RXHPPARAMETER 0xce0 1440#define ROFDM0_TXPSEUDONOISEWGT 0xce4 1441#define ROFDM0_FRAMESYNC 0xcf0 1442#define ROFDM0_DFSREPORT 0xcf4 1443 1444#define ROFDM1_LSTF 0xd00 1445#define ROFDM1_TRXPATHENABLE 0xd04 1446 1447#define ROFDM1_CF0 0xd08 1448#define ROFDM1_CSI1 0xd10 1449#define ROFDM1_SBD 0xd14 1450#define ROFDM1_CSI2 0xd18 1451#define ROFDM1_CFOTRACKING 0xd2c 1452#define ROFDM1_TRXMESAURE1 0xd34 1453#define ROFDM1_INTFDET 0xd3c 1454#define ROFDM1_PSEUDONOISESTATEAB 0xd50 1455#define ROFDM1_PSEUDONOISESTATECD 0xd54 1456#define ROFDM1_RXPSEUDONOISEWGT 0xd58 1457 1458#define ROFDM_PHYCOUNTER1 0xda0 1459#define ROFDM_PHYCOUNTER2 0xda4 1460#define ROFDM_PHYCOUNTER3 0xda8 1461 1462#define ROFDM_SHORTCFOAB 0xdac 1463#define ROFDM_SHORTCFOCD 0xdb0 1464#define ROFDM_LONGCFOAB 0xdb4 1465#define ROFDM_LONGCFOCD 0xdb8 1466#define ROFDM_TAILCF0AB 0xdbc 1467#define ROFDM_TAILCF0CD 0xdc0 1468#define ROFDM_PWMEASURE1 0xdc4 1469#define ROFDM_PWMEASURE2 0xdc8 1470#define ROFDM_BWREPORT 0xdcc 1471#define ROFDM_AGCREPORT 0xdd0 1472#define ROFDM_RXSNR 0xdd4 1473#define ROFDM_RXEVMCSI 0xdd8 1474#define ROFDM_SIGREPORT 0xddc 1475 1476#define RTXAGC_A_RATE18_06 0xe00 1477#define RTXAGC_A_RATE54_24 0xe04 1478#define RTXAGC_A_CCK1_MCS32 0xe08 1479#define RTXAGC_A_MCS03_MCS00 0xe10 1480#define RTXAGC_A_MCS07_MCS04 0xe14 1481#define RTXAGC_A_MCS11_MCS08 0xe18 1482#define RTXAGC_A_MCS15_MCS12 0xe1c 1483 1484#define RTXAGC_B_RATE18_06 0x830 1485#define RTXAGC_B_RATE54_24 0x834 1486#define RTXAGC_B_CCK1_55_MCS32 0x838 1487#define RTXAGC_B_MCS03_MCS00 0x83c 1488#define RTXAGC_B_MCS07_MCS04 0x848 1489#define RTXAGC_B_MCS11_MCS08 0x84c 1490#define RTXAGC_B_MCS15_MCS12 0x868 1491#define RTXAGC_B_CCK11_A_CCK2_11 0x86c 1492 1493#define RFPGA0_IQK 0xe28 1494#define RTX_IQK_TONE_A 0xe30 1495#define RRX_IQK_TONE_A 0xe34 1496#define RTX_IQK_PI_A 0xe38 1497#define RRX_IQK_PI_A 0xe3c 1498 1499#define RTX_IQK 0xe40 1500#define RRX_IQK 0xe44 1501#define RIQK_AGC_PTS 0xe48 1502#define RIQK_AGC_RSP 0xe4c 1503#define RTX_IQK_TONE_B 0xe50 1504#define RRX_IQK_TONE_B 0xe54 1505#define RTX_IQK_PI_B 0xe58 1506#define RRX_IQK_PI_B 0xe5c 1507#define RIQK_AGC_CONT 0xe60 1508 1509#define RBLUE_TOOTH 0xe6c 1510#define RRX_WAIT_CCA 0xe70 1511#define RTX_CCK_RFON 0xe74 1512#define RTX_CCK_BBON 0xe78 1513#define RTX_OFDM_RFON 0xe7c 1514#define RTX_OFDM_BBON 0xe80 1515#define RTX_TO_RX 0xe84 1516#define RTX_TO_TX 0xe88 1517#define RRX_CCK 0xe8c 1518 1519#define RTX_POWER_BEFORE_IQK_A 0xe94 1520#define RTX_POWER_AFTER_IQK_A 0xe9c 1521 1522#define RRX_POWER_BEFORE_IQK_A 0xea0 1523#define RRX_POWER_BEFORE_IQK_A_2 0xea4 1524#define RRX_POWER_AFTER_IQK_A 0xea8 1525#define RRX_POWER_AFTER_IQK_A_2 0xeac 1526 1527#define RTX_POWER_BEFORE_IQK_B 0xeb4 1528#define RTX_POWER_AFTER_IQK_B 0xebc 1529 1530#define RRX_POWER_BEFORE_IQK_B 0xec0 1531#define RRX_POWER_BEFORE_IQK_B_2 0xec4 1532#define RRX_POWER_AFTER_IQK_B 0xec8 1533#define RRX_POWER_AFTER_IQK_B_2 0xecc 1534 1535#define RRX_OFDM 0xed0 1536#define RRX_WAIT_RIFS 0xed4 1537#define RRX_TO_RX 0xed8 1538#define RSTANDBY 0xedc 1539#define RSLEEP 0xee0 1540#define RPMPD_ANAEN 0xeec 1541 1542#define RZEBRA1_HSSIENABLE 0x0 1543#define RZEBRA1_TRXENABLE1 0x1 1544#define RZEBRA1_TRXENABLE2 0x2 1545#define RZEBRA1_AGC 0x4 1546#define RZEBRA1_CHARGEPUMP 0x5 1547#define RZEBRA1_CHANNEL 0x7 1548 1549#define RZEBRA1_TXGAIN 0x8 1550#define RZEBRA1_TXLPF 0x9 1551#define RZEBRA1_RXLPF 0xb 1552#define RZEBRA1_RXHPFCORNER 0xc 1553 1554#define RGLOBALCTRL 0 1555#define RRTL8256_TXLPF 19 1556#define RRTL8256_RXLPF 11 1557#define RRTL8258_TXLPF 0x11 1558#define RRTL8258_RXLPF 0x13 1559#define RRTL8258_RSSILPF 0xa 1560 1561#define RF_AC 0x00 1562 1563#define RF_IQADJ_G1 0x01 1564#define RF_IQADJ_G2 0x02 1565#define RF_POW_TRSW 0x05 1566 1567#define RF_GAIN_RX 0x06 1568#define RF_GAIN_TX 0x07 1569 1570#define RF_TXM_IDAC 0x08 1571#define RF_BS_IQGEN 0x0F 1572 1573#define RF_MODE1 0x10 1574#define RF_MODE2 0x11 1575 1576#define RF_RX_AGC_HP 0x12 1577#define RF_TX_AGC 0x13 1578#define RF_BIAS 0x14 1579#define RF_IPA 0x15 1580#define RF_POW_ABILITY 0x17 1581#define RF_MODE_AG 0x18 1582#define RRFCHANNEL 0x18 1583#define RF_CHNLBW 0x18 1584#define RF_TOP 0x19 1585 1586#define RF_RX_G1 0x1A 1587#define RF_RX_G2 0x1B 1588 1589#define RF_RX_BB2 0x1C 1590#define RF_RX_BB1 0x1D 1591 1592#define RF_RCK1 0x1E 1593#define RF_RCK2 0x1F 1594 1595#define RF_TX_G1 0x20 1596#define RF_TX_G2 0x21 1597#define RF_TX_G3 0x22 1598 1599#define RF_TX_BB1 0x23 1600#define RF_T_METER 0x42 1601 1602#define RF_SYN_G1 0x25 1603#define RF_SYN_G2 0x26 1604#define RF_SYN_G3 0x27 1605#define RF_SYN_G4 0x28 1606#define RF_SYN_G5 0x29 1607#define RF_SYN_G6 0x2A 1608#define RF_SYN_G7 0x2B 1609#define RF_SYN_G8 0x2C 1610 1611#define RF_RCK_OS 0x30 1612#define RF_TXPA_G1 0x31 1613#define RF_TXPA_G2 0x32 1614#define RF_TXPA_G3 0x33 1615 1616#define RF_TX_BIAS_A 0x35 1617#define RF_TX_BIAS_D 0x36 1618#define RF_LOBF_9 0x38 1619#define RF_RXRF_A3 0x3C 1620#define RF_TRSW 0x3F 1621 1622#define RF_TXRF_A2 0x41 1623#define RF_TXPA_G4 0x46 1624#define RF_TXPA_A4 0x4B 1625 1626#define RF_WE_LUT 0xEF 1627 1628#define BBBRESETB 0x100 1629#define BGLOBALRESETB 0x200 1630#define BOFDMTXSTART 0x4 1631#define BCCKTXSTART 0x8 1632#define BCRC32DEBUG 0x100 1633#define BPMACLOOPBACK 0x10 1634#define BTXLSIG 0xffffff 1635#define BOFDMTXRATE 0xf 1636#define BOFDMTXRESERVED 0x10 1637#define BOFDMTXLENGTH 0x1ffe0 1638#define BOFDMTXPARITY 0x20000 1639#define BTXHTSIG1 0xffffff 1640#define BTXHTMCSRATE 0x7f 1641#define BTXHTBW 0x80 1642#define BTXHTLENGTH 0xffff00 1643#define BTXHTSIG2 0xffffff 1644#define BTXHTSMOOTHING 0x1 1645#define BTXHTSOUNDING 0x2 1646#define BTXHTRESERVED 0x4 1647#define BTXHTAGGREATION 0x8 1648#define BTXHTSTBC 0x30 1649#define BTXHTADVANCECODING 0x40 1650#define BTXHTSHORTGI 0x80 1651#define BTXHTNUMBERHT_LTF 0x300 1652#define BTXHTCRC8 0x3fc00 1653#define BCOUNTERRESET 0x10000 1654#define BNUMOFOFDMTX 0xffff 1655#define BNUMOFCCKTX 0xffff0000 1656#define BTXIDLEINTERVAL 0xffff 1657#define BOFDMSERVICE 0xffff0000 1658#define BTXMACHEADER 0xffffffff 1659#define BTXDATAINIT 0xff 1660#define BTXHTMODE 0x100 1661#define BTXDATATYPE 0x30000 1662#define BTXRANDOMSEED 0xffffffff 1663#define BCCKTXPREAMBLE 0x1 1664#define BCCKTXSFD 0xffff0000 1665#define BCCKTXSIG 0xff 1666#define BCCKTXSERVICE 0xff00 1667#define BCCKLENGTHEXT 0x8000 1668#define BCCKTXLENGHT 0xffff0000 1669#define BCCKTXCRC16 0xffff 1670#define BCCKTXSTATUS 0x1 1671#define BOFDMTXSTATUS 0x2 1672#define IS_BB_REG_OFFSET_92S(_offset) \ 1673 ((_offset >= 0x800) && (_offset <= 0xfff)) 1674 1675#define BRFMOD 0x1 1676#define BJAPANMODE 0x2 1677#define BCCKTXSC 0x30 1678#define BCCKEN 0x1000000 1679#define BOFDMEN 0x2000000 1680 1681#define BOFDMRXADCPHASE 0x10000 1682#define BOFDMTXDACPHASE 0x40000 1683#define BXATXAGC 0x3f 1684 1685#define BXBTXAGC 0xf00 1686#define BXCTXAGC 0xf000 1687#define BXDTXAGC 0xf0000 1688 1689#define BPASTART 0xf0000000 1690#define BTRSTART 0x00f00000 1691#define BRFSTART 0x0000f000 1692#define BBBSTART 0x000000f0 1693#define BBBCCKSTART 0x0000000f 1694#define BPAEND 0xf 1695#define BTREND 0x0f000000 1696#define BRFEND 0x000f0000 1697#define BCCAMASK 0x000000f0 1698#define BR2RCCAMASK 0x00000f00 1699#define BHSSI_R2TDELAY 0xf8000000 1700#define BHSSI_T2RDELAY 0xf80000 1701#define BCONTXHSSI 0x400 1702#define BIGFROMCCK 0x200 1703#define BAGCADDRESS 0x3f 1704#define BRXHPTX 0x7000 1705#define BRXHP2RX 0x38000 1706#define BRXHPCCKINI 0xc0000 1707#define BAGCTXCODE 0xc00000 1708#define BAGCRXCODE 0x300000 1709 1710#define B3WIREDATALENGTH 0x800 1711#define B3WIREADDREAALENGTH 0x400 1712 1713#define B3WIRERFPOWERDOWN 0x1 1714#define B5GPAPEPOLARITY 0x40000000 1715#define B2GPAPEPOLARITY 0x80000000 1716#define BRFSW_TXDEFAULTANT 0x3 1717#define BRFSW_TXOPTIONANT 0x30 1718#define BRFSW_RXDEFAULTANT 0x300 1719#define BRFSW_RXOPTIONANT 0x3000 1720#define BRFSI_3WIREDATA 0x1 1721#define BRFSI_3WIRECLOCK 0x2 1722#define BRFSI_3WIRELOAD 0x4 1723#define BRFSI_3WIRERW 0x8 1724#define BRFSI_3WIRE 0xf 1725 1726#define BRFSI_RFENV 0x10 1727 1728#define BRFSI_TRSW 0x20 1729#define BRFSI_TRSWB 0x40 1730#define BRFSI_ANTSW 0x100 1731#define BRFSI_ANTSWB 0x200 1732#define BRFSI_PAPE 0x400 1733#define BRFSI_PAPE5G 0x800 1734#define BBANDSELECT 0x1 1735#define BHTSIG2_GI 0x80 1736#define BHTSIG2_SMOOTHING 0x01 1737#define BHTSIG2_SOUNDING 0x02 1738#define BHTSIG2_AGGREATON 0x08 1739#define BHTSIG2_STBC 0x30 1740#define BHTSIG2_ADVCODING 0x40 1741#define BHTSIG2_NUMOFHTLTF 0x300 1742#define BHTSIG2_CRC8 0x3fc 1743#define BHTSIG1_MCS 0x7f 1744#define BHTSIG1_BANDWIDTH 0x80 1745#define BHTSIG1_HTLENGTH 0xffff 1746#define BLSIG_RATE 0xf 1747#define BLSIG_RESERVED 0x10 1748#define BLSIG_LENGTH 0x1fffe 1749#define BLSIG_PARITY 0x20 1750#define BCCKRXPHASE 0x4 1751 1752#define BLSSIREADADDRESS 0x7f800000 1753#define BLSSIREADEDGE 0x80000000 1754 1755#define BLSSIREADBACKDATA 0xfffff 1756 1757#define BLSSIREADOKFLAG 0x1000 1758#define BCCKSAMPLERATE 0x8 1759#define BREGULATOR0STANDBY 0x1 1760#define BREGULATORPLLSTANDBY 0x2 1761#define BREGULATOR1STANDBY 0x4 1762#define BPLLPOWERUP 0x8 1763#define BDPLLPOWERUP 0x10 1764#define BDA10POWERUP 0x20 1765#define BAD7POWERUP 0x200 1766#define BDA6POWERUP 0x2000 1767#define BXTALPOWERUP 0x4000 1768#define B40MDCLKPOWERUP 0x8000 1769#define BDA6DEBUGMODE 0x20000 1770#define BDA6SWING 0x380000 1771 1772#define BADCLKPHASE 0x4000000 1773#define B80MCLKDELAY 0x18000000 1774#define BAFEWATCHDOGENABLE 0x20000000 1775 1776#define BXTALCAP01 0xc0000000 1777#define BXTALCAP23 0x3 1778#define BXTALCAP92X 0x0f000000 1779#define BXTALCAP 0x0f000000 1780 1781#define BINTDIFCLKENABLE 0x400 1782#define BEXTSIGCLKENABLE 0x800 1783#define BBANDGAP_MBIAS_POWERUP 0x10000 1784#define BAD11SH_GAIN 0xc0000 1785#define BAD11NPUT_RANGE 0x700000 1786#define BAD110P_CURRENT 0x3800000 1787#define BLPATH_LOOPBACK 0x4000000 1788#define BQPATH_LOOPBACK 0x8000000 1789#define BAFE_LOOPBACK 0x10000000 1790#define BDA10_SWING 0x7e0 1791#define BDA10_REVERSE 0x800 1792#define BDA_CLK_SOURCE 0x1000 1793#define BDA7INPUT_RANGE 0x6000 1794#define BDA7_GAIN 0x38000 1795#define BDA7OUTPUT_CM_MODE 0x40000 1796#define BDA7INPUT_CM_MODE 0x380000 1797#define BDA7CURRENT 0xc00000 1798#define BREGULATOR_ADJUST 0x7000000 1799#define BAD11POWERUP_ATTX 0x1 1800#define BDA10PS_ATTX 0x10 1801#define BAD11POWERUP_ATRX 0x100 1802#define BDA10PS_ATRX 0x1000 1803#define BCCKRX_AGC_FORMAT 0x200 1804#define BPSDFFT_SAMPLE_POINT 0xc000 1805#define BPSD_AVERAGE_NUM 0x3000 1806#define BIQPATH_CONTROL 0xc00 1807#define BPSD_FREQ 0x3ff 1808#define BPSD_ANTENNA_PATH 0x30 1809#define BPSD_IQ_SWITCH 0x40 1810#define BPSD_RX_TRIGGER 0x400000 1811#define BPSD_TX_TRIGGER 0x80000000 1812#define BPSD_SINE_TONE_SCALE 0x7f000000 1813#define BPSD_REPORT 0xffff 1814 1815#define BOFDM_TXSC 0x30000000 1816#define BCCK_TXON 0x1 1817#define BOFDM_TXON 0x2 1818#define BDEBUG_PAGE 0xfff 1819#define BDEBUG_ITEM 0xff 1820#define BANTL 0x10 1821#define BANT_NONHT 0x100 1822#define BANT_HT1 0x1000 1823#define BANT_HT2 0x10000 1824#define BANT_HT1S1 0x100000 1825#define BANT_NONHTS1 0x1000000 1826 1827#define BCCK_BBMODE 0x3 1828#define BCCK_TXPOWERSAVING 0x80 1829#define BCCK_RXPOWERSAVING 0x40 1830 1831#define BCCK_SIDEBAND 0x10 1832 1833#define BCCK_SCRAMBLE 0x8 1834#define BCCK_ANTDIVERSITY 0x8000 1835#define BCCK_CARRIER_RECOVERY 0x4000 1836#define BCCK_TXRATE 0x3000 1837#define BCCK_DCCANCEL 0x0800 1838#define BCCK_ISICANCEL 0x0400 1839#define BCCK_MATCH_FILTER 0x0200 1840#define BCCK_EQUALIZER 0x0100 1841#define BCCK_PREAMBLE_DETECT 0x800000 1842#define BCCK_FAST_FALSECCA 0x400000 1843#define BCCK_CH_ESTSTART 0x300000 1844#define BCCK_CCA_COUNT 0x080000 1845#define BCCK_CS_LIM 0x070000 1846#define BCCK_BIST_MODE 0x80000000 1847#define BCCK_CCAMASK 0x40000000 1848#define BCCK_TX_DAC_PHASE 0x4 1849#define BCCK_RX_ADC_PHASE 0x20000000 1850#define BCCKR_CP_MODE 0x0100 1851#define BCCK_TXDC_OFFSET 0xf0 1852#define BCCK_RXDC_OFFSET 0xf 1853#define BCCK_CCA_MODE 0xc000 1854#define BCCK_FALSECS_LIM 0x3f00 1855#define BCCK_CS_RATIO 0xc00000 1856#define BCCK_CORGBIT_SEL 0x300000 1857#define BCCK_PD_LIM 0x0f0000 1858#define BCCK_NEWCCA 0x80000000 1859#define BCCK_RXHP_OF_IG 0x8000 1860#define BCCK_RXIG 0x7f00 1861#define BCCK_LNA_POLARITY 0x800000 1862#define BCCK_RX1ST_BAIN 0x7f0000 1863#define BCCK_RF_EXTEND 0x20000000 1864#define BCCK_RXAGC_SATLEVEL 0x1f000000 1865#define BCCK_RXAGC_SATCOUNT 0xe0 1866#define BCCKRXRFSETTLE 0x1f 1867#define BCCK_FIXED_RXAGC 0x8000 1868#define BCCK_ANTENNA_POLARITY 0x2000 1869#define BCCK_TXFILTER_TYPE 0x0c00 1870#define BCCK_RXAGC_REPORTTYPE 0x0300 1871#define BCCK_RXDAGC_EN 0x80000000 1872#define BCCK_RXDAGC_PERIOD 0x20000000 1873#define BCCK_RXDAGC_SATLEVEL 0x1f000000 1874#define BCCK_TIMING_RECOVERY 0x800000 1875#define BCCK_TXC0 0x3f0000 1876#define BCCK_TXC1 0x3f000000 1877#define BCCK_TXC2 0x3f 1878#define BCCK_TXC3 0x3f00 1879#define BCCK_TXC4 0x3f0000 1880#define BCCK_TXC5 0x3f000000 1881#define BCCK_TXC6 0x3f 1882#define BCCK_TXC7 0x3f00 1883#define BCCK_DEBUGPORT 0xff0000 1884#define BCCK_DAC_DEBUG 0x0f000000 1885#define BCCK_FALSEALARM_ENABLE 0x8000 1886#define BCCK_FALSEALARM_READ 0x4000 1887#define BCCK_TRSSI 0x7f 1888#define BCCK_RXAGC_REPORT 0xfe 1889#define BCCK_RXREPORT_ANTSEL 0x80000000 1890#define BCCK_RXREPORT_MFOFF 0x40000000 1891#define BCCK_RXREPORT_SQLOSS 0x20000000 1892#define BCCK_RXREPORT_PKTLOSS 0x10000000 1893#define BCCK_RXREPORT_LOCKEDBIT 0x08000000 1894#define BCCK_RXREPORT_RATEERROR 0x04000000 1895#define BCCK_RXREPORT_RXRATE 0x03000000 1896#define BCCK_RXFA_COUNTER_LOWER 0xff 1897#define BCCK_RXFA_COUNTER_UPPER 0xff000000 1898#define BCCK_RXHPAGC_START 0xe000 1899#define BCCK_RXHPAGC_FINAL 0x1c00 1900#define BCCK_RXFALSEALARM_ENABLE 0x8000 1901#define BCCK_FACOUNTER_FREEZE 0x4000 1902#define BCCK_TXPATH_SEL 0x10000000 1903#define BCCK_DEFAULT_RXPATH 0xc000000 1904#define BCCK_OPTION_RXPATH 0x3000000 1905 1906#define BNUM_OFSTF 0x3 1907#define BSHIFT_L 0xc0 1908#define BGI_TH 0xc 1909#define BRXPATH_A 0x1 1910#define BRXPATH_B 0x2 1911#define BRXPATH_C 0x4 1912#define BRXPATH_D 0x8 1913#define BTXPATH_A 0x1 1914#define BTXPATH_B 0x2 1915#define BTXPATH_C 0x4 1916#define BTXPATH_D 0x8 1917#define BTRSSI_FREQ 0x200 1918#define BADC_BACKOFF 0x3000 1919#define BDFIR_BACKOFF 0xc000 1920#define BTRSSI_LATCH_PHASE 0x10000 1921#define BRX_LDC_OFFSET 0xff 1922#define BRX_QDC_OFFSET 0xff00 1923#define BRX_DFIR_MODE 0x1800000 1924#define BRX_DCNF_TYPE 0xe000000 1925#define BRXIQIMB_A 0x3ff 1926#define BRXIQIMB_B 0xfc00 1927#define BRXIQIMB_C 0x3f0000 1928#define BRXIQIMB_D 0xffc00000 1929#define BDC_DC_NOTCH 0x60000 1930#define BRXNB_NOTCH 0x1f000000 1931#define BPD_TH 0xf 1932#define BPD_TH_OPT2 0xc000 1933#define BPWED_TH 0x700 1934#define BIFMF_WIN_L 0x800 1935#define BPD_OPTION 0x1000 1936#define BMF_WIN_L 0xe000 1937#define BBW_SEARCH_L 0x30000 1938#define BWIN_ENH_L 0xc0000 1939#define BBW_TH 0x700000 1940#define BED_TH2 0x3800000 1941#define BBW_OPTION 0x4000000 1942#define BRADIO_TH 0x18000000 1943#define BWINDOW_L 0xe0000000 1944#define BSBD_OPTION 0x1 1945#define BFRAME_TH 0x1c 1946#define BFS_OPTION 0x60 1947#define BDC_SLOPE_CHECK 0x80 1948#define BFGUARD_COUNTER_DC_L 0xe00 1949#define BFRAME_WEIGHT_SHORT 0x7000 1950#define BSUB_TUNE 0xe00000 1951#define BFRAME_DC_LENGTH 0xe000000 1952#define BSBD_START_OFFSET 0x30000000 1953#define BFRAME_TH_2 0x7 1954#define BFRAME_GI2_TH 0x38 1955#define BGI2_SYNC_EN 0x40 1956#define BSARCH_SHORT_EARLY 0x300 1957#define BSARCH_SHORT_LATE 0xc00 1958#define BSARCH_GI2_LATE 0x70000 1959#define BCFOANTSUM 0x1 1960#define BCFOACC 0x2 1961#define BCFOSTARTOFFSET 0xc 1962#define BCFOLOOPBACK 0x70 1963#define BCFOSUMWEIGHT 0x80 1964#define BDAGCENABLE 0x10000 1965#define BTXIQIMB_A 0x3ff 1966#define BTXIQIMB_b 0xfc00 1967#define BTXIQIMB_C 0x3f0000 1968#define BTXIQIMB_D 0xffc00000 1969#define BTXIDCOFFSET 0xff 1970#define BTXIQDCOFFSET 0xff00 1971#define BTXDFIRMODE 0x10000 1972#define BTXPESUDO_NOISEON 0x4000000 1973#define BTXPESUDO_NOISE_A 0xff 1974#define BTXPESUDO_NOISE_B 0xff00 1975#define BTXPESUDO_NOISE_C 0xff0000 1976#define BTXPESUDO_NOISE_D 0xff000000 1977#define BCCA_DROPOPTION 0x20000 1978#define BCCA_DROPTHRES 0xfff00000 1979#define BEDCCA_H 0xf 1980#define BEDCCA_L 0xf0 1981#define BLAMBDA_ED 0x300 1982#define BRX_INITIALGAIN 0x7f 1983#define BRX_ANTDIV_EN 0x80 1984#define BRX_AGC_ADDRESS_FOR_LNA 0x7f00 1985#define BRX_HIGHPOWER_FLOW 0x8000 1986#define BRX_AGC_FREEZE_THRES 0xc0000 1987#define BRX_FREEZESTEP_AGC1 0x300000 1988#define BRX_FREEZESTEP_AGC2 0xc00000 1989#define BRX_FREEZESTEP_AGC3 0x3000000 1990#define BRX_FREEZESTEP_AGC0 0xc000000 1991#define BRXRSSI_CMP_EN 0x10000000 1992#define BRXQUICK_AGCEN 0x20000000 1993#define BRXAGC_FREEZE_THRES_MODE 0x40000000 1994#define BRX_OVERFLOW_CHECKTYPE 0x80000000 1995#define BRX_AGCSHIFT 0x7f 1996#define BTRSW_TRI_ONLY 0x80 1997#define BPOWER_THRES 0x300 1998#define BRXAGC_EN 0x1 1999#define BRXAGC_TOGETHER_EN 0x2 2000#define BRXAGC_MIN 0x4 2001#define BRXHP_INI 0x7 2002#define BRXHP_TRLNA 0x70 2003#define BRXHP_RSSI 0x700 2004#define BRXHP_BBP1 0x7000 2005#define BRXHP_BBP2 0x70000 2006#define BRXHP_BBP3 0x700000 2007#define BRSSI_H 0x7f0000 2008#define BRSSI_GEN 0x7f000000 2009#define BRXSETTLE_TRSW 0x7 2010#define BRXSETTLE_LNA 0x38 2011#define BRXSETTLE_RSSI 0x1c0 2012#define BRXSETTLE_BBP 0xe00 2013#define BRXSETTLE_RXHP 0x7000 2014#define BRXSETTLE_ANTSW_RSSI 0x38000 2015#define BRXSETTLE_ANTSW 0xc0000 2016#define BRXPROCESS_TIME_DAGC 0x300000 2017#define BRXSETTLE_HSSI 0x400000 2018#define BRXPROCESS_TIME_BBPPW 0x800000 2019#define BRXANTENNA_POWER_SHIFT 0x3000000 2020#define BRSSI_TABLE_SELECT 0xc000000 2021#define BRXHP_FINAL 0x7000000 2022#define BRXHPSETTLE_BBP 0x7 2023#define BRXHTSETTLE_HSSI 0x8 2024#define BRXHTSETTLE_RXHP 0x70 2025#define BRXHTSETTLE_BBPPW 0x80 2026#define BRXHTSETTLE_IDLE 0x300 2027#define BRXHTSETTLE_RESERVED 0x1c00 2028#define BRXHT_RXHP_EN 0x8000 2029#define BRXAGC_FREEZE_THRES 0x30000 2030#define BRXAGC_TOGETHEREN 0x40000 2031#define BRXHTAGC_MIN 0x80000 2032#define BRXHTAGC_EN 0x100000 2033#define BRXHTDAGC_EN 0x200000 2034#define BRXHT_RXHP_BBP 0x1c00000 2035#define BRXHT_RXHP_FINAL 0xe0000000 2036#define BRXPW_RADIO_TH 0x3 2037#define BRXPW_RADIO_EN 0x4 2038#define BRXMF_HOLD 0x3800 2039#define BRXPD_DELAY_TH1 0x38 2040#define BRXPD_DELAY_TH2 0x1c0 2041#define BRXPD_DC_COUNT_MAX 0x600 2042#define BRXPD_DELAY_TH 0x8000 2043#define BRXPROCESS_DELAY 0xf0000 2044#define BRXSEARCHRANGE_GI2_EARLY 0x700000 2045#define BRXFRAME_FUARD_COUNTER_L 0x3800000 2046#define BRXSGI_GUARD_L 0xc000000 2047#define BRXSGI_SEARCH_L 0x30000000 2048#define BRXSGI_TH 0xc0000000 2049#define BDFSCNT0 0xff 2050#define BDFSCNT1 0xff00 2051#define BDFSFLAG 0xf0000 2052#define BMF_WEIGHT_SUM 0x300000 2053#define BMINIDX_TH 0x7f000000 2054#define BDAFORMAT 0x40000 2055#define BTXCH_EMU_ENABLE 0x01000000 2056#define BTRSW_ISOLATION_A 0x7f 2057#define BTRSW_ISOLATION_B 0x7f00 2058#define BTRSW_ISOLATION_C 0x7f0000 2059#define BTRSW_ISOLATION_D 0x7f000000 2060#define BEXT_LNA_GAIN 0x7c00 2061 2062#define BSTBC_EN 0x4 2063#define BANTENNA_MAPPING 0x10 2064#define BNSS 0x20 2065#define BCFO_ANTSUM_ID 0x200 2066#define BPHY_COUNTER_RESET 0x8000000 2067#define BCFO_REPORT_GET 0x4000000 2068#define BOFDM_CONTINUE_TX 0x10000000 2069#define BOFDM_SINGLE_CARRIER 0x20000000 2070#define BOFDM_SINGLE_TONE 0x40000000 2071#define BHT_DETECT 0x100 2072#define BCFOEN 0x10000 2073#define BCFOVALUE 0xfff00000 2074#define BSIGTONE_RE 0x3f 2075#define BSIGTONE_IM 0x7f00 2076#define BCOUNTER_CCA 0xffff 2077#define BCOUNTER_PARITYFAIL 0xffff0000 2078#define BCOUNTER_RATEILLEGAL 0xffff 2079#define BCOUNTER_CRC8FAIL 0xffff0000 2080#define BCOUNTER_MCSNOSUPPORT 0xffff 2081#define BCOUNTER_FASTSYNC 0xffff 2082#define BSHORTCFO 0xfff 2083#define BSHORTCFOT_LENGTH 12 2084#define BSHORTCFOF_LENGTH 11 2085#define BLONGCFO 0x7ff 2086#define BLONGCFOT_LENGTH 11 2087#define BLONGCFOF_LENGTH 11 2088#define BTAILCFO 0x1fff 2089#define BTAILCFOT_LENGTH 13 2090#define BTAILCFOF_LENGTH 12 2091#define BNOISE_EN_PWDB 0xffff 2092#define BCC_POWER_DB 0xffff0000 2093#define BMOISE_PWDB 0xffff 2094#define BPOWERMEAST_LENGTH 10 2095#define BPOWERMEASF_LENGTH 3 2096#define BRX_HT_BW 0x1 2097#define BRXSC 0x6 2098#define BRX_HT 0x8 2099#define BNB_INTF_DET_ON 0x1 2100#define BINTF_WIN_LEN_CFG 0x30 2101#define BNB_INTF_TH_CFG 0x1c0 2102#define BRFGAIN 0x3f 2103#define BTABLESEL 0x40 2104#define BTRSW 0x80 2105#define BRXSNR_A 0xff 2106#define BRXSNR_B 0xff00 2107#define BRXSNR_C 0xff0000 2108#define BRXSNR_D 0xff000000 2109#define BSNR_EVMT_LENGTH 8 2110#define BSNR_EVMF_LENGTH 1 2111#define BCSI1ST 0xff 2112#define BCSI2ND 0xff00 2113#define BRXEVM1ST 0xff0000 2114#define BRXEVM2ND 0xff000000 2115#define BSIGEVM 0xff 2116#define BPWDB 0xff00 2117#define BSGIEN 0x10000 2118 2119#define BSFACTOR_QMA1 0xf 2120#define BSFACTOR_QMA2 0xf0 2121#define BSFACTOR_QMA3 0xf00 2122#define BSFACTOR_QMA4 0xf000 2123#define BSFACTOR_QMA5 0xf0000 2124#define BSFACTOR_QMA6 0xf0000 2125#define BSFACTOR_QMA7 0xf00000 2126#define BSFACTOR_QMA8 0xf000000 2127#define BSFACTOR_QMA9 0xf0000000 2128#define BCSI_SCHEME 0x100000 2129 2130#define BNOISE_LVL_TOP_SET 0x3 2131#define BCHSMOOTH 0x4 2132#define BCHSMOOTH_CFG1 0x38 2133#define BCHSMOOTH_CFG2 0x1c0 2134#define BCHSMOOTH_CFG3 0xe00 2135#define BCHSMOOTH_CFG4 0x7000 2136#define BMRCMODE 0x800000 2137#define BTHEVMCFG 0x7000000 2138 2139#define BLOOP_FIT_TYPE 0x1 2140#define BUPD_CFO 0x40 2141#define BUPD_CFO_OFFDATA 0x80 2142#define BADV_UPD_CFO 0x100 2143#define BADV_TIME_CTRL 0x800 2144#define BUPD_CLKO 0x1000 2145#define BFC 0x6000 2146#define BTRACKING_MODE 0x8000 2147#define BPHCMP_ENABLE 0x10000 2148#define BUPD_CLKO_LTF 0x20000 2149#define BCOM_CH_CFO 0x40000 2150#define BCSI_ESTI_MODE 0x80000 2151#define BADV_UPD_EQZ 0x100000 2152#define BUCHCFG 0x7000000 2153#define BUPDEQZ 0x8000000 2154 2155#define BRX_PESUDO_NOISE_ON 0x20000000 2156#define BRX_PESUDO_NOISE_A 0xff 2157#define BRX_PESUDO_NOISE_B 0xff00 2158#define BRX_PESUDO_NOISE_C 0xff0000 2159#define BRX_PESUDO_NOISE_D 0xff000000 2160#define BRX_PESUDO_NOISESTATE_A 0xffff 2161#define BRX_PESUDO_NOISESTATE_B 0xffff0000 2162#define BRX_PESUDO_NOISESTATE_C 0xffff 2163#define BRX_PESUDO_NOISESTATE_D 0xffff0000 2164 2165#define BZEBRA1_HSSIENABLE 0x8 2166#define BZEBRA1_TRXCONTROL 0xc00 2167#define BZEBRA1_TRXGAINSETTING 0x07f 2168#define BZEBRA1_RXCOUNTER 0xc00 2169#define BZEBRA1_TXCHANGEPUMP 0x38 2170#define BZEBRA1_RXCHANGEPUMP 0x7 2171#define BZEBRA1_CHANNEL_NUM 0xf80 2172#define BZEBRA1_TXLPFBW 0x400 2173#define BZEBRA1_RXLPFBW 0x600 2174 2175#define BRTL8256REG_MODE_CTRL1 0x100 2176#define BRTL8256REG_MODE_CTRL0 0x40 2177#define BRTL8256REG_TXLPFBW 0x18 2178#define BRTL8256REG_RXLPFBW 0x600 2179 2180#define BRTL8258_TXLPFBW 0xc 2181#define BRTL8258_RXLPFBW 0xc00 2182#define BRTL8258_RSSILPFBW 0xc0 2183 2184#define BBYTE0 0x1 2185#define BBYTE1 0x2 2186#define BBYTE2 0x4 2187#define BBYTE3 0x8 2188#define BWORD0 0x3 2189#define BWORD1 0xc 2190#define BWORD 0xf 2191 2192#define MASKBYTE0 0xff 2193#define MASKBYTE1 0xff00 2194#define MASKBYTE2 0xff0000 2195#define MASKBYTE3 0xff000000 2196#define MASKHWORD 0xffff0000 2197#define MASKLWORD 0x0000ffff 2198#define MASKDWORD 0xffffffff 2199#define MASK12BITS 0xfff 2200#define MASKH4BITS 0xf0000000 2201#define MASKOFDM_D 0xffc00000 2202#define MASKCCK 0x3f3f3f3f 2203 2204#define MASK4BITS 0x0f 2205#define MASK20BITS 0xfffff 2206#define RFREG_OFFSET_MASK 0xfffff 2207 2208#define BENABLE 0x1 2209#define BDISABLE 0x0 2210 2211#define LEFT_ANTENNA 0x0 2212#define RIGHT_ANTENNA 0x1 2213 2214#define TCHECK_TXSTATUS 500 2215#define TUPDATE_RXCOUNTER 100 2216 2217#define REG_UN_used_register 0x01bf 2218 2219/* WOL bit information */ 2220#define HAL92C_WOL_PTK_UPDATE_EVENT BIT(0) 2221#define HAL92C_WOL_GTK_UPDATE_EVENT BIT(1) 2222#define HAL92C_WOL_DISASSOC_EVENT BIT(2) 2223#define HAL92C_WOL_DEAUTH_EVENT BIT(3) 2224#define HAL92C_WOL_FW_DISCONNECT_EVENT BIT(4) 2225 2226#define WOL_REASON_PTK_UPDATE BIT(0) 2227#define WOL_REASON_GTK_UPDATE BIT(1) 2228#define WOL_REASON_DISASSOC BIT(2) 2229#define WOL_REASON_DEAUTH BIT(3) 2230#define WOL_REASON_FW_DISCONNECT BIT(4) 2231#endif 2232