US20040032299A1 - Method and circuit for a current controlled oscillator - Google Patents
Method and circuit for a current controlled oscillator Download PDFInfo
- Publication number
- US20040032299A1 US20040032299A1 US10/218,454 US21845402A US2004032299A1 US 20040032299 A1 US20040032299 A1 US 20040032299A1 US 21845402 A US21845402 A US 21845402A US 2004032299 A1 US2004032299 A1 US 2004032299A1
- Authority
- US
- United States
- Prior art keywords
- switch
- circuit
- latch
- node
- controlled
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims description 4
- 230000000295 complement effect Effects 0.000 claims abstract description 16
- 230000010355 oscillation Effects 0.000 claims description 3
- 238000012546 transfer Methods 0.000 claims description 3
- 230000035945 sensitivity Effects 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 3
- 238000006243 chemical reaction Methods 0.000 description 3
- 230000003287 optical effect Effects 0.000 description 3
- 238000004088 simulation Methods 0.000 description 3
- 238000013461 design Methods 0.000 description 2
- 238000001514 detection method Methods 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 230000006978 adaptation Effects 0.000 description 1
- 238000013019 agitation Methods 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005284 excitation Effects 0.000 description 1
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
- 230000001960 triggered effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/02—Generators characterised by the type of circuit or by the means used for producing pulses
- H03K3/027—Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
- H03K3/03—Astable circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
Definitions
- the invention relates to current-controlled oscillators. More specifically, it relates to a CMOS-latch-based switched-current oscillator circuit.
- ICO Current-controlled Oscillator
- PLL Phase-Locked Loop
- ICO circuits operating in a very weak current range are very useful in optical-to-electrical conversion in high-performance and low-power optical signal detection circuits, as well as in current mirrors and current-mode A/D converters.
- the control current is used to adjust the circuit bias so that the gain of the OpAmps can be modified in order to adjust the frequency.
- the OpAmp-involved ICO can have drawbacks, for example, (a) the circuit structure are complex, (b) they may not function with a low supply voltage, e.g. below 1V, because the transistors, usually cascoded, need to be driven in the saturation region, and (c) they are not able to work properly when the control current is weak, e.g. in a nano-Ampere range.
- the sensitivity Kf the ratio of frequency to current, is about several MHz per micro-Ampere or below.
- an object of the present invention is provide an ICO circuit with a simpler structure than that of the state of the art.
- Another object of the present invention is to provide an ICO circuit with a higher sensitivity and a better ability to operate in a nano-Ampere range or below with a very low supply voltage.
- Yet another object of the present invention is to provide an ICO with very low power dissipation.
- an oscillator circuit comprising: a latch comprising two logic inverters to maintain a switch state for a determined duration, the latch having two complementary output voltages; a differential switch pair comprising a first and a second switch controlled by the two complementary output voltages respectively to steer a control current to a first and a second node alternatively; a third and fourth switch driven on by a high level voltage at one of the first and second node to set and reset the latch; and a fifth and sixth switch controlled by the two complementary output voltages respectively to pull down voltages at the first and second node alternatively, wherein the first and fifth switch are controlled by a same control signal and the second and sixth switch are controlled by a same control signal; whereby the frequency of switching is a function of the capacitance of the first and second node and the control current.
- the first and second switches are PMOS transistors
- the third, fourth, fifth, and sixth switches are NMOS transistors
- the logic inverters employed in the latch are complementary CMOS inverters.
- a method for current-controlled oscillation comprising: providing a latch to maintain a state for a determined duration and having two complementary output voltages; switching alternatively a control current from a first node to a second node representing a set and reset of said latch; and controlling said switching using said two complementary output voltages.
- FIG. 1 is a circuit diagram of the current-controlled oscillator circuit
- FIG. 2 is the voltage transfer characteristic of the inverters employed in the current-controlled oscillator
- FIG. 3 is simulation waveforms of the current-controlled oscillator
- FIG. 4 is a frequency versus current characteristic graph.
- two CMOS inverters constitute a latch.
- Two NMOS switches, N 1 and N 2 controlled by two voltages, V a and V b , are used to set and reset the latch.
- Voltages V a and V b are established alternatively by the control current i c which is switched by a pair of differential PMOS, P 1 and P 2 .
- the output signals of the ICO are the complementary voltages V c and V d , which control the PMOS differential pair and, meanwhile, reset alternatively V a and V b through two NMOS transistors, N 3 and N 4 .
- MOS switches are used to switch the control current and discharging currents. All these switches are controlled by the voltage signals generated in the circuit.
- the circuit is, in fact, a switched-current circuit operating without any external control signals.
- the latch is triggered by the gradually varying V a and V b , however, the rise/fall time of the output voltages, V c and V d , is determined mainly by the latch and is not proportional to the control current. Therefore, an extremely weak i c is able to drive the ICO without affecting the transient time of the output voltages.
- the proposed ICO operates with a supply voltage (VDD) lower than (V tn +
- the inverters have a voltage transfer characteristic with hysteresis as shown in FIG. 2. In this case, the two transistors in each inverter will never be turned on simultaneously and, thus, the state of the unstable equilibrium is eliminated.
- the new ICO has a small number of minimum-sized transistors, occupying a very small silicon area.
- the power dissipation of the ICO circuit is very low because of the simple circuit structure and the low supply voltage.
- This new ICO circuit is particularly interesting for optical-to-electrical conversion.
- An incident light can be converted linearly into a current and then the current can be converted, by the ICO, into a voltage signal of which the frequency is proportional to the incident optical power.
- This approach provides an efficient solution to the infamous problem of range-sensitivity conflict in the sensor design.
- its high sensitivity of the frequency to the input current of the ICO makes the optical-to-electrical conversion circuit highly sensitive to a weak optical input that yields a very weak current.
- the dynamic range of the circuit is not limited by the supply voltage and the transistor operation modes. This feature is particularly significant when the circuit is fabricated in a deep-sub-micron process and has to operate under a low supply voltage condition.
- FIG. 4 illustrates the frequency-versus-current characteristics of the circuit. Due to the limitation of appropriate use of the transistor models, the minimal value of i c is 2 nA in the simulation. However, in practice, the control current can be much lower. The sensitivity of the ICO is about 0.7 MHz/nA. The power dissipation of the circuit depends on the frequency of the output voltage and it is 0.7 micro Watts when the output frequency is about 140 MHz.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Electronic Switches (AREA)
Abstract
Description
- The invention relates to current-controlled oscillators. More specifically, it relates to a CMOS-latch-based switched-current oscillator circuit.
- Current-controlled Oscillator (ICO) circuits can be used for signal generation and detection in many signal processing systems. They are often needed in Phase-Locked Loop (PLL) circuits. ICO circuits operating in a very weak current range are very useful in optical-to-electrical conversion in high-performance and low-power optical signal detection circuits, as well as in current mirrors and current-mode A/D converters.
- Existing current-controlled oscillators are usually based on multi-vibrators or ring oscillators, in which multiple stages of delay elements are included. Logic gates and operational amplifiers (OpAmp) are often used as such delay elements. In ICO circuits based on logic-gate-ring, the current available to charge or discharge a capacitance of one of the gates, or, each of the gates, is adjusted in order to change the frequency of oscillation [D. Jeong et al., “Design of PLL-based clock generation circuits,” IEEE J. Solid State Circuits, Vol. SC-22, no. 2, April. 1987, pp 255-261.]. In this case, a current variation of several nano-Amperes may not be big enough to result in a significant change of the frequency.
- In ICO circuits with delay elements based on OpAmps, the control current is used to adjust the circuit bias so that the gain of the OpAmps can be modified in order to adjust the frequency. In practical applications, the OpAmp-involved ICO can have drawbacks, for example, (a) the circuit structure are complex, (b) they may not function with a low supply voltage, e.g. below 1V, because the transistors, usually cascoded, need to be driven in the saturation region, and (c) they are not able to work properly when the control current is weak, e.g. in a nano-Ampere range. In most of the existing ICO, the sensitivity Kf, the ratio of frequency to current, is about several MHz per micro-Ampere or below.
- Therefore, the functionality of most of the existing ICOs have a very limited sensitivity and range of the control current, as well as the supply voltages.
- Accordingly, an object of the present invention is provide an ICO circuit with a simpler structure than that of the state of the art.
- Another object of the present invention is to provide an ICO circuit with a higher sensitivity and a better ability to operate in a nano-Ampere range or below with a very low supply voltage.
- Yet another object of the present invention is to provide an ICO with very low power dissipation.
- According to a first broad aspect of the present invention, there is provided an oscillator circuit comprising: a latch comprising two logic inverters to maintain a switch state for a determined duration, the latch having two complementary output voltages; a differential switch pair comprising a first and a second switch controlled by the two complementary output voltages respectively to steer a control current to a first and a second node alternatively; a third and fourth switch driven on by a high level voltage at one of the first and second node to set and reset the latch; and a fifth and sixth switch controlled by the two complementary output voltages respectively to pull down voltages at the first and second node alternatively, wherein the first and fifth switch are controlled by a same control signal and the second and sixth switch are controlled by a same control signal; whereby the frequency of switching is a function of the capacitance of the first and second node and the control current.
- Preferably, the first and second switches are PMOS transistors, the third, fourth, fifth, and sixth switches are NMOS transistors, and the logic inverters employed in the latch are complementary CMOS inverters.
- According to a second broad aspect of the present invention, there is provided a method for current-controlled oscillation comprising: providing a latch to maintain a state for a determined duration and having two complementary output voltages; switching alternatively a control current from a first node to a second node representing a set and reset of said latch; and controlling said switching using said two complementary output voltages.
- These and other features, aspects and advantages of the present invention will become better understood with regard to the following description and accompanying drawings wherein:
- FIG. 1 is a circuit diagram of the current-controlled oscillator circuit;
- FIG. 2 is the voltage transfer characteristic of the inverters employed in the current-controlled oscillator;
- FIG. 3 is simulation waveforms of the current-controlled oscillator;
- FIG. 4 is a frequency versus current characteristic graph.
- In the ICO circuit, as illustrated in FIG. 1, two CMOS inverters constitute a latch. Two NMOS switches, N1 and N2, controlled by two voltages, Va and Vb, are used to set and reset the latch. Voltages Va and Vb are established alternatively by the control current ic which is switched by a pair of differential PMOS, P1 and P2. The output signals of the ICO are the complementary voltages Vc and Vd, which control the PMOS differential pair and, meanwhile, reset alternatively Va and Vb through two NMOS transistors, N3 and N4.
- Assume that the initial state of the latch is Vc=0 V and Vd=VDD, which means P1 and N4 are on while P2 and N3 are off. Thus, the current ic is switched, through P1, to the capacitor at the gate of N1 and Va is rising. Meanwhile, Vb is pulled down by N4. When Va is high enough, N1 pulls Vd down, which triggers the latch, changing its state to Vc=VDD and Vd=0 V. In consequence, the current ic is then switched to the capacitor at the gate of N2. Now, Vb will rise to reset Vc to 0V and Va is pulled down by N3. Therefore, the latch will change its state back to Vc=0 V and Vd=VDD.
- It should be noted that current ic is steered by the differential switch pair P1 and P2, to charge the gate capacitor of N1 or N2 alternatively so that the latch is set and reset alternatively, and voltages, Vc and Vd, are complementary pulse signals.
- The cycle time of the pulse signals, T, depends on the time required for Va or Vb to be changed from zero to the level high enough to toggle the state of the latch. If the circuit structure and device parameters are determined, the frequency of the ICO will depend on the voltage rate dVa/dt=ic/Ca and dVb/dt=ic/Cb, where Ca and Cb are the capacitances at node Va and Vb, respectively. As all the switches can be minimum-sized transistors, Ca, or Cb, is usually small, a small current variation of the control current can make a big change at the voltage rate. Thus, the frequency can be highly sensitive to the current variation. This feature implies also that the decrease of transistor feature size leads to a decrease of Ca and Cb, i.e., an increase of the sensitivity of the ICO to the control current.
- Six MOS switches are used to switch the control current and discharging currents. All these switches are controlled by the voltage signals generated in the circuit. The circuit is, in fact, a switched-current circuit operating without any external control signals.
- The latch is triggered by the gradually varying Va and Vb, however, the rise/fall time of the output voltages, Vc and Vd, is determined mainly by the latch and is not proportional to the control current. Therefore, an extremely weak ic is able to drive the ICO without affecting the transient time of the output voltages.
- It should also be noted that the proposed ICO operates with a supply voltage (VDD) lower than (Vtn+|Vtp|), where Vtn and Vtp are, respectively, the threshold voltages of the NMOS and PMOS of the inverters. If VDD>(Vtn+|Vtp|), the circuit may have an unstable equilibrium when Vc and Vd are both at the level of the threshold voltage of the inverters. In this case, all the MOS switches are turned on, and ic is divided by the two PMOS switches. Such a state may be terminated by some random excitations, such as a heat agitation, and the duration of such a state is thus out of control. If VDD<(Vtn+|Vtp|), the inverters have a voltage transfer characteristic with hysteresis as shown in FIG. 2. In this case, the two transistors in each inverter will never be turned on simultaneously and, thus, the state of the unstable equilibrium is eliminated.
- Unlike odd-number-gate ring oscillators or OpAmp-based multi-vibrators, the new ICO has a small number of minimum-sized transistors, occupying a very small silicon area. The power dissipation of the ICO circuit is very low because of the simple circuit structure and the low supply voltage.
- This new ICO circuit is particularly interesting for optical-to-electrical conversion. An incident light can be converted linearly into a current and then the current can be converted, by the ICO, into a voltage signal of which the frequency is proportional to the incident optical power. This approach provides an efficient solution to the infamous problem of range-sensitivity conflict in the sensor design. On one hand, its high sensitivity of the frequency to the input current of the ICO makes the optical-to-electrical conversion circuit highly sensitive to a weak optical input that yields a very weak current. On the other hand, as the information at the output is carried by the cycle duration, instead of the voltage magnitude, the dynamic range of the circuit is not limited by the supply voltage and the transistor operation modes. This feature is particularly significant when the circuit is fabricated in a deep-sub-micron process and has to operate under a low supply voltage condition.
- FIG. 3 shows simulation results of an ICO using transistor models of a 0.18 micron technology. All the transistors are minimum-sized. The waveforms of the signals, when the control current ic=2 nA and the supply voltage VDD=0.6V, are shown in the figure.
- FIG. 4 illustrates the frequency-versus-current characteristics of the circuit. Due to the limitation of appropriate use of the transistor models, the minimal value of ic is 2 nA in the simulation. However, in practice, the control current can be much lower. The sensitivity of the ICO is about 0.7 MHz/nA. The power dissipation of the circuit depends on the frequency of the output voltage and it is 0.7 micro Watts when the output frequency is about 140 MHz.
- It will be understood that numerous modifications thereto will appear to those skilled in the art. Accordingly, the above description and accompanying drawings should be taken as illustrative of the invention and not in a limiting sense. It will further be understood that it is intended to cover any variations, uses, or adaptations of the invention following, in general, the principles of the invention and including such departures from the present disclosure as come within known or customary practice within the art to which the invention pertains and as may be applied to the essential features herein before set forth, and as follows in the scope of the appended claims.
Claims (9)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/218,454 US6693495B1 (en) | 2002-08-15 | 2002-08-15 | Method and circuit for a current controlled oscillator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/218,454 US6693495B1 (en) | 2002-08-15 | 2002-08-15 | Method and circuit for a current controlled oscillator |
Publications (2)
Publication Number | Publication Date |
---|---|
US6693495B1 US6693495B1 (en) | 2004-02-17 |
US20040032299A1 true US20040032299A1 (en) | 2004-02-19 |
Family
ID=31187928
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/218,454 Expired - Fee Related US6693495B1 (en) | 2002-08-15 | 2002-08-15 | Method and circuit for a current controlled oscillator |
Country Status (1)
Country | Link |
---|---|
US (1) | US6693495B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2012162116A1 (en) * | 2011-05-20 | 2012-11-29 | Littelfuse, Inc. | Ac/dc current transformer |
TWI422141B (en) * | 2010-05-07 | 2014-01-01 | Macronix Int Co Ltd | Oscillator with frequency determined by relative magnitudes of current sources |
WO2014008001A1 (en) * | 2012-07-02 | 2014-01-09 | Qualcomm Incorporated | A two-delay voltage-controlled-oscillator with wide tuning range |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7710206B2 (en) * | 2006-03-31 | 2010-05-04 | International Business Machines Corporation | Design structure for improved current controlled oscillation device and method having wide frequency range |
US7355486B2 (en) * | 2006-03-31 | 2008-04-08 | International Business Machines Corporation | Current controlled oscillation device and method having wide frequency range |
US20100045389A1 (en) * | 2008-08-20 | 2010-02-25 | Pengfei Hu | Ring oscillator |
US9081399B2 (en) * | 2012-07-09 | 2015-07-14 | Silanna Semiconductor U.S.A., Inc. | Charge pump regulator circuit with variable amplitude control |
US9041370B2 (en) | 2012-07-09 | 2015-05-26 | Silanna Semiconductor U.S.A., Inc. | Charge pump regulator circuit with a variable drive voltage ring oscillator |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5764110A (en) * | 1996-07-15 | 1998-06-09 | Mitsubishi Denki Kabushiki Kaisha | Voltage controlled ring oscillator stabilized against supply voltage fluctuations |
US6028492A (en) * | 1996-06-12 | 2000-02-22 | Mitsubishi Electric Semiconductor Software Co., Ltd | Voltage-controlled oscillator and non-contact IC card including voltage-controlled oscillator |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4205279A (en) | 1977-09-12 | 1980-05-27 | Motorola, Inc. | CMOS Low current RC oscillator |
US4236121A (en) | 1978-04-05 | 1980-11-25 | Massachusetts Institute Of Technology | Oscillators including charge-flow transistor logic elements |
US4147996A (en) | 1978-04-07 | 1979-04-03 | Sprague Electric Company | Current-controlled oscillator |
US4283690A (en) | 1979-12-31 | 1981-08-11 | Motorola, Inc. | Low power CMOS oscillator |
JPH03235512A (en) | 1990-02-13 | 1991-10-21 | Oki Electric Ind Co Ltd | Voltage controlled oscillator circuit |
US5491456A (en) | 1994-12-08 | 1996-02-13 | Texas Instruments Incorporated | Oscillator compensated for improved frequency stability |
US5748050A (en) | 1996-03-29 | 1998-05-05 | Symbios Logic Inc. | Linearization method and apparatus for voltage controlled oscillator |
FI100755B (en) | 1996-05-09 | 1998-02-13 | Nikolay Tchamov | oscillator |
US5783953A (en) | 1996-07-01 | 1998-07-21 | Sun Microsystems, Inc. | CMOS current controlled delay element using cascoded complementary differential amplifiers with replicated bias clamp |
US6163226A (en) | 1998-06-01 | 2000-12-19 | Lucent Technologies, Inc. | Current-controlled p-channel transistor-based ring oscillator |
-
2002
- 2002-08-15 US US10/218,454 patent/US6693495B1/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6028492A (en) * | 1996-06-12 | 2000-02-22 | Mitsubishi Electric Semiconductor Software Co., Ltd | Voltage-controlled oscillator and non-contact IC card including voltage-controlled oscillator |
US5764110A (en) * | 1996-07-15 | 1998-06-09 | Mitsubishi Denki Kabushiki Kaisha | Voltage controlled ring oscillator stabilized against supply voltage fluctuations |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI422141B (en) * | 2010-05-07 | 2014-01-01 | Macronix Int Co Ltd | Oscillator with frequency determined by relative magnitudes of current sources |
WO2012162116A1 (en) * | 2011-05-20 | 2012-11-29 | Littelfuse, Inc. | Ac/dc current transformer |
US8847573B2 (en) | 2011-05-20 | 2014-09-30 | Littlefuse, Inc. | AC/DC current transformer |
WO2014008001A1 (en) * | 2012-07-02 | 2014-01-09 | Qualcomm Incorporated | A two-delay voltage-controlled-oscillator with wide tuning range |
US8884707B2 (en) | 2012-07-02 | 2014-11-11 | Qualcomm Incorporated | Two-delay voltage-controlled-oscillator with wide tuning range |
Also Published As
Publication number | Publication date |
---|---|
US6693495B1 (en) | 2004-02-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5136260A (en) | PLL clock synthesizer using current controlled ring oscillator | |
US6456170B1 (en) | Comparator and voltage controlled oscillator circuit | |
JP2559931B2 (en) | CMOS receiver input interface circuit | |
US6680656B2 (en) | Function generator with adjustable oscillating frequency | |
US20100171558A1 (en) | Oscillator for providing a constant oscillation signal, and a signal processing device including the oscillator | |
JP2635789B2 (en) | Signal delay circuit and clock signal generation circuit using the circuit | |
US20040135608A1 (en) | Variable duty cycle clock generation circuits and methods and systems using the same | |
US5155452A (en) | Linearized and delay compensated all CMOS VCO | |
US6693495B1 (en) | Method and circuit for a current controlled oscillator | |
US6724268B2 (en) | Variable delay circuit, and differential voltage-controlled ring oscillator using the same, and PLL using the oscillator | |
US5923222A (en) | Low power amplifier and an oscillating circuit incorporating the amplifier | |
JPH11168359A (en) | High speed clock enable latch circuit | |
US5502406A (en) | Low power level shift circuit and method therefor | |
US5614871A (en) | Voltage-controlled oscillator circuit | |
US6304120B1 (en) | Buffer circuit operating with a small through current and potential detecting circuit using the same | |
JP4355658B2 (en) | Oscillator circuit with reduced layout area and reduced transient power | |
US6211712B1 (en) | CMOS comparator with hysteresis | |
KR100510504B1 (en) | Differential charge pump and phase locked loop having the same | |
US5532628A (en) | Fast comparator circuit | |
US6163226A (en) | Current-controlled p-channel transistor-based ring oscillator | |
Wang et al. | A CMOS current-controlled oscillator and its applications | |
US7170329B2 (en) | Current comparator with hysteresis | |
KR20000022620A (en) | Amplification circuit and integrated circuit having such and controlling method of the amplification circuit | |
JPH07336216A (en) | Voltage controlled oscillator | |
KR100228384B1 (en) | Ic mounted-type power supply delay circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: CONCORDIA UNIVERSITY, CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, CHUNYAN;REEL/FRAME:014641/0991 Effective date: 20030723 Owner name: VALORBEC, LIMITED PARTNERSHIP, CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CONCORDIA UNIVERSITY;REEL/FRAME:014641/0949 Effective date: 20030124 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20120217 |